High-Efficiency, 3A Peak, 16V, 500kHz Synchronous, Step-Down Converter In a 6-Pin TSOT 23 #### DESCRIPTION The MP1471 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with internal power MOSFETs. It offers a very compact solution to achieve a 3A peak output current over a wide input supply range, with excellent load and line regulation. The MP1471 has synchronous-mode operation for higher efficiency over the output current-load range. Current-mode operation provides fast transient response and eases loop stabilization. Protection features include over-current protection and thermal shutdown. The MP1471 requires a minimal number of readily-available, standard, external components and is available in a space-saving 6-pin TSOT23 package. #### **FEATURES** - Wide 4.7V-to-16V Operating Input Range - 150mΩ/70mΩ Low-R<sub>DS(ON)</sub> Internal Power MOSFETs - Proprietary Switching-Loss–Reduction Technology - High-Efficiency Synchronous-Mode Operation - Fixed 500kHz Switching Frequency - Internal AAM Power-Save Mode for High Efficiency at Light Load - Internal Soft-Start - Over-Current Protection and Hiccup - Thermal Shutdown - Output Adjustable from 0.8V - Available in a 6-pin TSOT-23 package ### **APPLICATIONS** - Game Consoles - Digital Set-Top Boxes - Flat-Panel Television and Monitors - General Purposes All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc. ### TYPICAL APPLICATION #### ORDERING INFORMATION | Part Number* | Package | Top Marking | |--------------|----------|-------------| | MP1471GJ | TSOT23-6 | AEJ | \* For Tape & Reel, add suffix –Z (e.g. MP1471GJ–Z); ### PACKAGE REFERENCE # ABSOLUTE MAXIMUM RATINGS (1) | .37 10 17 | |-----------------------| | | | for <10ns) | | V <sub>sw</sub> +6V | | 0.3V to 6V | | ·25°C) <sup>(2)</sup> | | 1.25W | | 150°C | | 260°C | | C to 150°C | | | # Recommended Operating Conditions (3) | Thermal Res | sistance <sup>(4)</sup> | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}_{JC}$ | | |-------------|-------------------------|-------------------------|-------------------------|------| | TSOT-23-6 | | 100 | 55 | °C/W | #### Notes - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = ( $T_J$ (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS (5)** $V_{IN}$ = 12V, $T_A$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------------|--------------------------|------------------------------|------|------|------|-------| | Supply Current (Shutdown) | I <sub>IN</sub> | V <sub>EN</sub> = 0V | | | 1 | μA | | Supply Current (Quiescent) | Iq | $V_{EN}$ = 2V, $V_{FB}$ = 1V | | 0.83 | | mA | | HS Switch-On Resistance | HS <sub>RDS-ON</sub> | V <sub>BST-SW</sub> =5V | | 150 | | mΩ | | LS Switch-On Resistance | LS <sub>RDS-ON</sub> | Vcc=5V | | 70 | | mΩ | | Switch Leakage | $SW_{LKG}$ | $V_{EN} = 0V, V_{SW} = 12V$ | | | 1 | μA | | Current Limit (5) | I <sub>LIMIT</sub> | | 3.5 | 4.2 | | Α | | Oscillator Frequency | $f_{SW}$ | V <sub>FB</sub> =0.75V | 400 | 490 | 580 | kHz | | Maximum Duty Cycle | $D_{MAX}$ | V <sub>FB</sub> =700mV | 88 | 92 | | % | | Minimum On Time <sup>(5)</sup> | T <sub>ON_MIN</sub> | | | 90 | | ns | | Feedback Voltage | $V_{FB}$ | | 776 | 800 | 824 | mV | | EN Rising Threshold | V <sub>EN_RISING</sub> | | 1.4 | 1.5 | 1.6 | V | | EN Falling Threshold | $V_{\text{EN\_FALLING}}$ | | 1.23 | 1.32 | 1.41 | V | | EN Input Current | I <sub>EN</sub> | V <sub>EN</sub> =2V | | 1.6 | | μA | | | | V <sub>EN</sub> =0 | | 0 | | μA | | V <sub>IN</sub> Under-Voltage Lockout<br>Threshold, Rising | INUV <sub>Vth</sub> | | 3.85 | 4.2 | 4.55 | V | | V <sub>IN</sub> Under-Voltage Lockout<br>Threshold Hysteresis | INUV <sub>HYS</sub> | | | 340 | | mV | | Soft-Start Period | T <sub>SS</sub> | | | 1 | | ms | | Thermal Shutdown <sup>(5)</sup> | | | | 150 | | °C | | Thermal Hysteresis <sup>(5)</sup> | 1 | | | 20 | | °C | 8/27/2013 3 <sup>5)</sup> Guaranteed by design. #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, L = 6.5 $\mu$ H, $T_A$ = +25°C, unless otherwise noted. **Disable Supply Current** Case Temperature Rise **Output Current Derating vs.** # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, L = 6.5 $\mu$ H, $T_A$ = +25°C, unless otherwise noted. © 2013 MPS. All Rights Reserved. ## TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, L = 6.5 $\mu$ H, $T_A$ = +25°C, unless otherwise noted. ### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, L = 6.5 $\mu$ H, $T_A$ = +25°C, unless otherwise noted. © 2013 MPS. All Rights Reserved. ## **PIN FUNCTIONS** | Package<br>Pin # | Name | Description | |------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND | System Ground. Reference ground of the regulated output voltage: requires extra care during PCB layout. Connect to GND with copper traces and vias. | | 2 | SW | Switch Output. Connect using wide a PCB trace. | | 3 | IN | Supply Voltage. The MP1471 operates from a 4.7V-to-16V input rail. Requires C1 to decouple the input rail. Connect using a wide PCB trace. | | 4 | FB | Feedback. Connect to the tap of an external resistor divider from the output to GND to set the output voltage. The frequency fold-back comparator lowers the oscillator frequency when the FB voltage drops below 140mV to prevent current-limit runaway during a short circuit fault. | | 5 | EN | EN=HIGH to enable the MP1471. For automatic start-up, connect EN to $V_{\text{IN}}$ using a $100 \text{k}\Omega$ resistor. | | 6 | BST | Bootstrap. Connect a capacitor and a resistor between SW and BS pins to form a floating supply across the high-side switch driver. Use a 1µF BST capacitor. | ## **BLOCK DIAGRAM** Figure 1: Functional Block Diagram #### **OPERATION** The MP1471 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with internal power MOSFETs. It offers a very compact solution to achieve a 3A peak output current over a wide input supply range, with excellent load and line regulation. The MP1471 operates in a fixed-frequency, peak-current-control mode to regulate the output voltage. An internal clock initiates the PWM cycle to turn on the integrated high-side power MOSFET. This MOSFET remains on until its current reaches the value set by the COMP voltage. When the power switch is off, it remains off until the next clock cycle starts. If the current in the power MOSFET does not reach the COMP set current value within 90% of one PWM period, the power MOSFET is forced to turn off. #### **Internal Regulator** The 5V internal regulator powers most of the internal circuits. This regulator takes V<sub>IN</sub> and operates in the full $V_{IN}$ range. When $V_{IN}$ exceeds 5.0V, the regulator output is in full regulation. When V<sub>IN</sub> falls below 5.0V, the output decreases. #### **Error Amplifier** The error amplifier compares the FB voltage against the internal 0.8V reference (REF) and outputs a current proportional to the difference between the two. This output current charges or discharges the internal compensation network to form the COMP voltage, which is used to control the power MOSFET current. The optimized internal compensation network minimizes the external component counts and simplifies the control-loop design. #### AAM Operation The MP1471 AAM (Advanced has Asynchronous Modulation power-save mode for light load. The AAM voltage is set at 0.5V internally. Under the heavy load condition, the V<sub>COMP</sub> is higher than V<sub>AAM</sub>. When the clock goes high, the high-side power MOSFET turns on and remains on until V<sub>ILsense</sub> reaches the value set by the COMP voltage. The internal clock resets every time when V<sub>COMP</sub> exceed V<sub>AAM</sub>. In light-load condition, the value of V<sub>COMP</sub> is low. When $V_{COMP}$ is less than $V_{AAM}$ and $V_{FB}$ is less than V<sub>REF</sub>, V<sub>COMP</sub> ramps up until it exceeds V<sub>AAM</sub>. During this time, the internal clock is blocked. thus the MP1471 skips some pulses for PFM (Pulse Frequency Modulation) mode and achieves the light load power save. Figure 2: Simplified AAM Control Circuit When the load current is light, the inductor peak current is set internally to about 340mA for $V_{IN}=12V$ , $V_{OUT}=3.3V$ , and L=6.5 $\mu$ H. Figure 3 shows the inductor peak current vs. inductor value curve. #### Inductor Peak Current vs. Inductor Figure 3: Inductor Peak Current vs. Inductor Value #### Enable EN is a digital control pin that turns the regulator on and off: Drive EN HIGH to turn on the regulator, drive it LOW to turn it off. An internal 1MΩ resistor from EN to GND allows EN to float to shut down the chip. The EN pin is clamped internally using a 6.5V series-Zener-diode as shown in Figure 4. Connecting the EN input pin through a pullup resistor to the $V_{\text{IN}}$ voltage limits the EN input current to less than 100 $\mu$ A. For example, with 12V connected to Vin, $R_{PULLUP} \ge (12V-6.5V) \div 100\mu A = 55k\Omega$ Connecting the EN pin directly to a voltage source without any pullup resistor requires limiting the amplitude of the voltage source to ≤ 6V to prevent damage to the Zener diode. Figure 4: 6.5V Zener Diode #### **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MP1471 UVLO comparator monitors the output voltage of the internal regulator, VCC. The UVLO rising threshold is about 4.2V while its falling threshold is consistently 3.85V. #### **Internal Soft-Start** Soft-start prevents the converter output voltage from overshooting during startup. When the chip starts, the internal circuit generates a soft-start voltage (SS) that ramps up from 0V to 1.2V: When SS falls below the internal reference (REF), SS overrides REF so that the error amplifier uses SS as the reference; when SS exceeds REF, the error amplifier resumes using REF as its reference. The SS time is internally set to 1ms. #### Over-Current-Protection and Hiccup The MP1471 has a cycle-by-cycle over-current limit for when the inductor current peak value exceeds the set current-limit threshold. First, when the output voltage drops until FB falls below the Under-Voltage (UV) threshold (typically 140mV) to trigger a UV event, the MP1471 enters hiccup mode to periodically restart the part. This protection mode is especially useful when the output is dead-shorted to ground. This greatly reduces the average short-circuit current to alleviate thermal issues and to protect the regulator. The MP1471 exits hiccup mode once the overcurrent condition is removed. #### Thermal Shutdown Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 150°C, it shuts down the whole chip. When the temperature falls below its lower threshold (typically 130°C) the chip is enabled again. ### Floating Driver and Bootstrap Charging An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection, with a rising threshold of 2.2V and a hysteresis of 150mV. $V_{IN}$ regulates the bootstrap capacitor voltage internally through D1, M1, R4, C4, L1 and C2 (Figure 5). If $(V_{IN}-V_{SW})$ exceeds 5V, U2 will regulate M1 to maintain a 5V BST voltage across C4. Figure 5 : Internal Bootstrap Charging Start-Up and Shutdown Circuit If both $V_{\text{IN}}$ and EN exceed their respective thresholds, the chip starts. The reference block starts first, generating a stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuits. Three events can shut down the chip: EN low, $V_{\text{IN}}$ low, and thermal shutdown. The shutdown procedure starts by initially blocking the signaling path to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command. #### APPLICATION INFORMATION #### **Setting the Output Voltage** The external resistor divider sets the output voltage. The feedback resistor R1 also sets the feedback-loop bandwidth through the internal compensation capacitor (see the Typical Application circuit). Choose R1 around $10k\Omega$ , and R2 by: $$R2 = \frac{R1}{\frac{V_{\text{OUT}}}{0.8V} - 1}$$ Use a T-type network for when V<sub>OUT</sub> is low. Figure 6: T-Type Network Table 1 lists the recommended T-type resistors value for common output voltages. Table 1—Resistor Selection for Common Output Voltages | Voltages | | | | | | |----------------------|------------|------------|------------|--------------------------|--------------------------| | V <sub>OUT</sub> (V) | R1<br>(kΩ) | R2<br>(kΩ) | Rt<br>(kΩ) | Δ <sub>ουτ</sub><br>(μΗ) | С <sub>оит</sub><br>(µF) | | 1.05 | 10 | 32.4 | 150 | 2.2 | 44 | | 1.2 | 20.5 | 41.2 | 120 | 2.2 | 44 | | 1.8 | 40.2 | 32.4 | 75 | 3.3 | 44 | | 2.5 | 40.2 | 19.1 | 59 | 4.7 | 44 | | 3.3 | 40.2 | 13 | 40.2 | 6.8 | 44 | | 5 | 40.2 | 7.68 | 24.9 | 6.8 | 44 | #### Selecting the Inductor Use a $1\mu H$ -to- $10\mu H$ inductor with a DC current rating of at least 25% percent higher than the maximum load current for most applications. For highest efficiency, select an inductor with a DC resistance less than $15m\Omega$ . For most designs, derive the inductance value from the following equation. $$L_{_{1}} = \frac{V_{_{OUT}} \times (V_{_{IN}} - V_{_{OUT}})}{V_{_{IN}} \times \Delta I_{_{L}} \times f_{_{OSC}}}$$ Where $\Delta I_L$ is the inductor ripple current. Choose an inductor current approximately 30% of the maximum load current. The maximum inductor peak current is: $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$ Under light-load conditions (below 100mA), use a larger inductance for improved efficiency. ### Selecting the Input Capacitor The input current to the step-down converter is discontinuous, and therefore requires a capacitor to both supply the AC current to the step-down converter and maintain the DC input voltage. Use low ESR capacitors for the best performance, such as ceramic capacitors with X5R or X7R dielectrics of their low ESR and small temperature coefficients. A 22µF capacitor is sufficient for most applications. The input capacitor (C1) requires an adequate ripple current rating because it absorbs the input switching. Estimate the RMS current in the input capacitor with: $$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ The worst-case condition occurs at $V_{IN} = 2V_{OUT}$ , where: $$I_{C1} = \frac{I_{LOAD}}{2}$$ For simplification, choose an input capacitor with an RMS current rating greater than half the maximum load current. The input capacitor can be electrolytic, tantalum, or ceramic. Place a small, high-quality, ceramic capacitor $(0.1\mu F)$ as close to the IC as possible when using electrolytic or tantalum capacitors. When using ceramic capacitors, make sure that they have enough capacitance to provide sufficient charge to prevent excessive input voltage ripple. Estimate the input voltage ripple caused by the capacitance with: $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{S} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ ### **Selecting the Output Capacitor** The output capacitor (C2) maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. Use low ESR capacitors to limit the output voltage ripple. Estimate the output voltage ripple with: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$ Where $L_1$ is the inductor value and $R_{\text{ESR}}$ is the equivalent series resistance (ESR) of the output capacitor. For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes most of the output voltage ripple. For simplification, estimate the output voltage ripple with: $$\Delta V_{\text{out}} = \frac{V_{\text{out}}}{8 \times f_{\text{s}}^{2} \times L_{1} \times C2} \times \left(1 - \frac{V_{\text{out}}}{V_{\text{IN}}}\right)$$ For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{\text{1}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$ The characteristics of the output capacitor also affect the stability of the regulation system. The MP1471 can be optimized for a wide range of capacitance and ESR values. ### **External Bootstrap Diode** An external bootstrap (BST) diode can enhance the efficiency of the regulator given the following applicable conditions: - V<sub>OUT</sub> is 5V or 3.3V; and - Duty cycle is high: $D = \frac{V_{OUT}}{V_{IM}} > 65\%$ Connect the external BST diode from the output of voltage regulator to the BST pin, as shown in Figure 7. Figure 7 : Optional External Bootstrap Diode For most applications, use an IN4148 for the external BST diode is IN4148, and a $1\mu F$ capacitor for the BST capacitor. #### **PC Board Layout** PCB layout is very important to achieve stable operation. For best results, use the following guidelines and Figure 8 as reference. - 1) Keep the connection between the input ground and GND pin as short and wide as possible. - 2) Keep the connection between the input capacitor and IN pin as short and wide as possible. - 3) Use short and direct feedback connections. Place the feedback resistors and compensation components as close to the chip as possible. - 4) Route SW away from sensitive analog areas such as FB. Figure 8: Sample Layout 8/27/2013 ### **Design Example** Below is a design example following the application guidelines for the specifications: Table 2—Design Example | $V_{IN}$ | 12V | |-----------|------| | $V_{OUT}$ | 3.3V | | lo | 2.5A | The detailed application schematic is shown in Figure 9. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. For more device applications, please refer to the related Evaluation Board Datasheets. © 2013 MPS. All Rights Reserved. ### TYPICAL APPLICATION CIRCUITS Figure 81: 12V<sub>IN</sub>, 2.5V/3A 를 GND GND GND GND VOUT GND 1.2V R3 -**/**// C2A R5 . 22µF NS R7 100k NS GND R1 GND 120K 20.5K ΕN FB GND R6 GND 41.2K NS <u></u> GND GND GND GND Figure 103: 12V<sub>IN</sub>, 1.2V/3A ### **PACKAGE INFORMATION** # **TSOT23-6** See note 7 **EXAMPLE** TOP MARK PIN 1 ID **TOP VIEW** RECOMMENDED LAND PATTERN 1.00 MAX SEATING PLANE -0.95 BSC-SEE DETAIL" A' FRONT VIEW SIDE VIEW NOTE: 1) ALL DIMENSIONS ARE IN MILLIMETERS 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH GAUGE PLANE 0.25 BSC PROTRUSION OR GATE BURR 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. 4) LEAD COPLANARITY(BOTTOM OF LEADS AFTER FORMING 0°-8° SHALL BE 0.10 MILLIMETERS MAX 5) DRAWING CONFORMS TO JEDEC MQ193, VARIATION AB 6) DRAWING IS NOT TO SCALE 7) PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK) DETAIL "A **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.