

# FAST CMOS 16-BIT TRANSPARENT LATCH

# IDT74FCT162373AT/CT/ET

### **FEATURES:**

- 0.5 MICRON CMOS Technology
- · High-speed, low-power CMOS replacement for ABT functions
- Typical tsk(o) (Output Skew) < 250ps
- Low input and output leakage ≤1µA (max.)
- Vcc = 5V ±10%
- · Balanced Output Drivers: ±24mA
- · Reduced system switching noise
- Typical VOLP (Output Ground Bounce) < 0.6V at Vcc = 5V, TA = 25°C
- Available in SSOP and TSSOP packages

### **DESCRIPTION:**

The FCT162373T 16-bit transparent D-type latch is built using advanced dual metal CMOS technology. This high-speed, low-power latch is ideal for temporary storage of data. It can be used for implementing memory address latches, I/O ports, and bus drivers. The Output Enable and Latch Enable controls are organized to operate each device as two 8-bit latches, or one 16-bit latch. Flow-through organization of signal pins simplifies layout. All inputs are designed with hysteresis for improved noise margin.

The FCT162373T has balanced output drive with current limiting resistors. This offers low ground bounce, minimal undershoot, and controlled output fall times—reducing the need for external series terminating resistors. The FCT162373T is a plug-in replacement for the FCT16373T and ABT16373 for on-board interface applications.

### **FUNCTIONAL BLOCK DIAGRAM**





 $The \, IDT logo \, is \, a \, registered \, trademark \, of \, Integrated \, Device \, Technology, \, Inc. \,$ 

### **PIN CONFIGURATION**



SSOP/ TSSOP TOP VIEW

# **ABSOLUTE MAXIMUM RATINGS(1)**

| Symbol               | Description                          | Max             | Unit |
|----------------------|--------------------------------------|-----------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | –0.5 to +7      | ٧    |
| VTERM <sup>(3)</sup> | Terminal Voltage with Respect to GND | -0.5 to Vcc+0.5 | V    |
| Tstg                 | Storage Temperature                  | -65 to +150     | °C   |
| Іоит                 | DC Output Current                    | -60 to +120     | mA   |

### NOTES:

- 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. All device terminals except FCT162XXX Output and I/O terminals.
- 3. Output and I/O terminals terminals for FCT162XXX.

# **CAPACITANCE** (TA = +25°C, F = 1.0MHz)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit |
|--------|--------------------------|------------|------|------|------|
| CIN    | Input Capacitance        | VIN = 0V   | 3.5  | 6    | pF   |
| Соит   | Output Capacitance       | Vout = 0V  | 3.5  | 8    | pF   |

#### NOTE:

1. This parameter is measured at characterization but not tested.

# **PIN DESCRIPTION**

| Pin Names | Description                       |  |  |  |
|-----------|-----------------------------------|--|--|--|
| xDx       | Data Inputs                       |  |  |  |
| xLE       | Latch Enable Input (Active HIGH)  |  |  |  |
| xŌĒ       | Outputs Enable Input (Active LOW) |  |  |  |
| хОх       | 3-State Outputs                   |  |  |  |

# **FUNCTION TABLE**(1)

|     | Outputs |     |     |
|-----|---------|-----|-----|
| хDх | xLE     | xŌĒ | хОх |
| Н   | Н       | L   | Н   |
| L   | Н       | L   | L   |
| Х   | Х       | Н   | Z   |

#### NOTE

1. H = HIGH Voltage Level

X = Don't Care

L = LOW Voltage Level

Z = High-Impedance

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Industrial: TA = -40°C to +85°C, Vcc = 5.0V  $\pm 10$ %

| Symbol               | Parameter                                    | Test Condit                    | ions <sup>(1)</sup>                 | Min. | Typ. <sup>(2)</sup> | Max. | Unit |
|----------------------|----------------------------------------------|--------------------------------|-------------------------------------|------|---------------------|------|------|
| ViH                  | Input HIGH Level                             | Guaranteed Logic HIGH Level    |                                     | 2    | _                   | _    | V    |
| VIL                  | Input LOW Level                              | Guaranteed Logic LOW Level     |                                     | _    | _                   | 0.8  | V    |
| Іін                  | Input HIGH Current (Input pins)(5)           | Vcc = Max.                     | VI = VCC                            | _    | _                   | ±1   | μΑ   |
|                      | Input HIGH Current (I/O pins) <sup>(5)</sup> |                                |                                     | _    | _                   | ±1   |      |
| lıL                  | Input LOW Current (Input pins)(5)            |                                | VI = GND                            | _    | _                   | ±1   | μΑ   |
|                      | Input LOW Current (I/O pins) <sup>(5)</sup>  |                                |                                     | -    | _                   | ±1   |      |
| lozн                 | High Impedance Output Current                | Vcc = Max.                     | Vcc = Max. Vo = 2.7V                |      | _                   | ±1   | μΑ   |
| lozL                 | (3-State Output pins) <sup>(5)</sup>         |                                | Vo = 0.5V                           | -    | _                   | ±1   |      |
| VIK                  | Clamp Diode Voltage                          | Vcc = Min., IIN = -18mA        |                                     |      | -0.7                | -1.2 | V    |
| los                  | Short Circuit Current                        | Vcc = Max., Vo = GND(3)        | Vcc = Max., Vo = GND <sup>(3)</sup> |      | -140                | -250 | mA   |
| VH                   | Input Hysteresis                             | _                              |                                     | _    | 100                 | _    | mV   |
| ICCL<br>ICCH<br>ICCZ | Quiescent Power Supply Current               | Vcc = Max.<br>Vin = GND or Vcc |                                     | _    | 5                   | 500  | μA   |

# **OUTPUT DRIVE CHARACTERISTICS**

| Symbol | Parameter           | Test Condit                                         | Min.        | Typ. <sup>(2)</sup> | Max.         | Unit |    |
|--------|---------------------|-----------------------------------------------------|-------------|---------------------|--------------|------|----|
| IODL   | Output LOW Current  | $VCC = 5V$ , $VIN = VIH or VIL$ , $VO = 1.5V^{(3)}$ |             | 60                  | 115          | 200  | mA |
| lodh   | Output HIGH Current | VCC = 5V, VIN = VIH or VIL, VO = 1.5V(3)            |             | -60                 | <b>–</b> 115 | -200 | mA |
| Vон    | Output HIGH Voltage | Vcc = Min                                           | Iон = –24mA | 2.4                 | 3.3          | _    | V  |
|        |                     | VIN = VIH or VIL                                    |             |                     |              |      |    |
| Vol    | Output LOW Voltage  | Vcc = Min                                           | IoL = 24mA  | _                   | 0.3          | 0.55 | V  |
|        |                     | VIN = VIH or VIL                                    |             |                     |              |      |    |

- 1. For conditions shown as Min. or Max., use appropriate value specified under Electrical Characteristics for the applicable device type.
- 2. Typical values are at Vcc = 5.0V, +25°C ambient.
- 3. Not more than one output should be tested at one time. Duration of the test should not exceed one second.
- 4. Duration of the condition can not exceed one second.
- 5. The test limit for this parameter is  $\pm 5\mu A$  at TA = -55°C.

### POWER SUPPLY CHARACTERISTICS

| Symbol | Parameter                                         | Test Conditions <sup>(1)</sup>                                     |                         |   | Typ. <sup>(2)</sup> | Max.                | Unit       |
|--------|---------------------------------------------------|--------------------------------------------------------------------|-------------------------|---|---------------------|---------------------|------------|
| Δlcc   | Quiescent Power Supply Current<br>TTL Inputs HIGH | Vcc = Max.<br>Vin = 3.4V <sup>(3)</sup>                            |                         | _ | 0.5                 | 1.5                 | mA         |
| ICCD   | Dynamic Power Supply<br>Current <sup>(4)</sup>    | Vcc = Max. Outputs Open xOE = GND One Input Togging 50% Duty Cycle | Vin = Vcc<br>Vin = GND  | _ | 8                   | 100                 | μA/<br>MHz |
| Ic     | Total Power Supply Current <sup>(6)</sup>         | Vcc = Max.<br>Outputs Open<br>fi = 10MHz                           | VIN = VCC<br>VIN = GND  | _ | 0.6                 | 1.5                 | mA         |
|        |                                                   | 50% Duty Cycle  xOE = GND  xLE = Vcc  One Bit Togging              | VIN = 3.4V<br>VIN = GND | _ | 0.9                 | 2.3                 |            |
|        |                                                   | Vcc = Max. Outputs Open fi = 2.5MHz 50% Duty Cycle                 | VIN = VCC<br>VIN = GND  | _ | 2.4                 | 4.5 <sup>(5)</sup>  |            |
|        |                                                   | x <del>OE</del> = GND<br>xLE = Vcc<br>Sixteen Bits Togging         | VIN = 3.4V<br>VIN = GND | _ | 6.4                 | 16.5 <sup>(5)</sup> |            |

- 1. For conditions shown as Min. or Max., use appropriate value specified under Electrical Characteristics for the applicable device type.
- 2. Typical values are at Vcc = 5.0V, +25°C ambient.
- 3. Per TTL driven input (VIN = 3.4V). All other inputs at Vcc or GND.
- 4. This parameter is not directly testable, but is derived for use in Total Power Supply Calculations.
- 5. Values for these conditions are examples of the Icc formula. These limits are guaranteed but not tested.
- 6. IC = IQUIESCENT + INPUTS + IDYNAMIC
  - IC = ICC +  $\triangle$ ICC DHNT + ICCD (fCPNCP/2 + fiNi)
  - Icc = Quiescent Current (IccL, IccH and Iccz)
  - $\triangle$ Icc = Power Supply Current for a TTL High Input (VIN = 3.4V)
  - DH = Duty Cycle for TTL Inputs High
  - NT = Number of TTL Inputs at DH
  - ICCD = Dynamic Current caused by an Input Transition Pair (HLH or LHL)
  - fcP = Clock Frequency for Register Devices (Zero for Non-Register Devices)
  - NCP = Number of Clock Inputs at fCP
  - fi = Input Frequency
  - Ni = Number of Inputs at fi

# SWITCHING CHARACTERISTICS OVER OPERATING RANGE

|              |                                     |                          | 74FCT162373AT       |      | 74FCT1              | 62373CT | 74FCT1              | 62373ET |      |
|--------------|-------------------------------------|--------------------------|---------------------|------|---------------------|---------|---------------------|---------|------|
| Symbol       | Parameter                           | Condition <sup>(1)</sup> | Min. <sup>(2)</sup> | Max. | Min. <sup>(2)</sup> | Max.    | Min. <sup>(2)</sup> | Max.    | Unit |
| <b>t</b> PLH | Propagation Delay                   | C∟ = 50pF                | 1.5                 | 5.2  | 1.5                 | 4.2     | 1.5                 | 3.4     | ns   |
| tPHL         | xDx to xOx                          | $R_L = 500\Omega$        |                     |      |                     |         |                     |         |      |
| tPLH         | Propagation Delay                   | ]                        | 2                   | 8.5  | 2                   | 5.5     | 1.5                 | 3.7     | ns   |
| tPHL         | xLE to xOx                          |                          |                     |      |                     |         |                     |         |      |
| tPZL         | Output Enable Time                  | ]                        | 1.5                 | 6.5  | 1.5                 | 5.5     | 1.5                 | 4.4     | ns   |
| tpzh         |                                     |                          |                     |      |                     |         |                     |         |      |
| tPHZ         | Output Disable Time                 | ]                        | 1.5                 | 5.5  | 1.5                 | 5       | 1.5                 | 3.6     | ns   |
| tPLZ         |                                     |                          |                     |      |                     |         |                     |         |      |
| tsu          | Set-up Time HIGH or LOW, xDx to xLE | 1                        | 2                   | _    | 2                   | _       | 1                   | _       | ns   |
| tH .         | Hold Time HIGH or LOW, xDx to xLE   | 1                        | 1.5                 | _    | 1.5                 | _       | 1                   | _       | ns   |
| tw           | xLE Pulse Width HIGH                | ]                        | 5                   | _    | 5                   | _       | 3 <sup>(4)</sup>    | _       | ns   |
| tSK(o)       | Output Skew <sup>(3)</sup>          |                          | _                   | 0.5  | _                   | 0.5     | _                   | 0.5     | ns   |

- 1. See test circuit and waveforms.
- 2. Minimum limits are guaranteed but not tested on Propagation Delays.
- 3. Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.
- 4. This limit is guaranteed but not tested.

### **TEST CIRCUITS AND WAVEFORMS**



Test Circuits for All Outputs



Set-up, Hold, and Release Times



Propagation Delay

### **SWITCH POSITION**

| Test                                    | Switch |
|-----------------------------------------|--------|
| Open Drain<br>Disable Low<br>Enable Low | Closed |
| All Other Tests                         | Open   |

#### **DEFINITIONS:**

CL = Load capacitance: includes jig and probe capacitance.

RT = Termination resistance: should be equal to ZouT of the Pulse Generator.





Enable and Disable Times

- 1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.
- 2. Pulse Generator for All Pulses: Rate  $\leq$  1.0MHz; tF  $\leq$  2.5ns; tR  $\leq$  2.5ns.

# **ORDERING INFORMATION**



# **Datasheet Document History**

09/06/2009 Pg. 7 Updated the ordering information by removing the "IDT" notation and non RoHS part. 03/19/2015 Pg. 7 Added Tape & Reel to the ordering information.

### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

# **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/