



High-Efficiency, 1.5A, 16V, 500kHz Synchronous, Step-Down Converter In 6 Pin SOT 23

NOT RECOMMENDED FOR NEW DESIGNS. REFER TO MP1476

# **DESCRIPTION**

The MP1469 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with internal power MOSFETs. It offers a very compact solution to achieve a 1.5A continuous output current over a wide input supply range, with excellent load and line regulation. The MP1469 has synchronous-mode operation for higher efficiency over the output current-load range.

Current-mode operation provides fast transient response and eases loop stabilization.

Protection features include over-current protection and thermal shutdown.

The MP1469 requires a minimal number of readily-available, standard, external components and is available in a space-saving 6-pin TSOT23 package.

#### **FEATURES**

- Wide 4.7V-to-16V Operating Input Range
- $255m\Omega/160m\Omega$  Low-R<sub>DS(ON)</sub> Internal Power MOSFETs
- Proprietary Switching-Loss–Reduction Technique
- High-Efficiency Synchronous-Mode Operation
- Fixed 500kHz Switching Frequency
- AAM Power-Save Mode for High Efficiency at Light Load
- Internal Soft-Start
- Over-Current Protection and Hiccup
- Thermal Shutdown
- Output Adjustable from 0.8V
- Available in a 6-pin TSOT-23 package

# **APPLICATIONS**

- GameStations
- Digital Set-Top Boxes
- Flat-Panel Television and Monitors
- General Purposes

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION







# ORDERING INFORMATION

| Part Number* | Package  | Top Marking |
|--------------|----------|-------------|
| MP1469GJ     | TSOT23-6 | ADM         |

\* For Tape & Reel, add suffix -Z (e.g. MP1469GJ-Z);

# PACKAGE REFERENCE



| <b>ABSOLUTE</b> | MAXIMUM RATINGS (1) |
|-----------------|---------------------|
| V <sub>IN</sub> | 0.3V to 17V         |
| V <sub>SW</sub> |                     |

# Recommended Operating Conditions (3)

| Thermal Resistance (4) | $oldsymbol{	heta}$ JA | $\boldsymbol{\theta}$ JC |
|------------------------|-----------------------|--------------------------|
| TSOT-23-6              | 220                   | 110°C/W                  |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J (MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS (5)**

 $V_{IN} = 12V$ ,  $T_A = 25$ °C, unless otherwise noted.

| Parameter                                                  | Symbol                   | Condition                                  | Min  | Тур  | Max  | Units |
|------------------------------------------------------------|--------------------------|--------------------------------------------|------|------|------|-------|
| Supply Current (Shutdown)                                  | I <sub>IN</sub>          | $V_{EN} = 0V$                              |      |      | 1    | μA    |
| Supply Current (Quiescent)                                 | Iq                       | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V |      | 0.83 |      | mA    |
| HS Switch-On Resistance                                    | HS <sub>RDS-ON</sub>     | V <sub>BST-SW</sub> =5V                    |      | 255  |      | mΩ    |
| LS Switch-On Resistance                                    | LS <sub>RDS-ON</sub>     | Vcc=5V                                     |      | 160  |      | mΩ    |
| Switch Leakage                                             | SW <sub>LKG</sub>        | $V_{EN} = 0V$ , $V_{SW} = 12V$             |      |      | 1    | μA    |
| Current Limit (5)                                          | LIMIT                    |                                            | 2.5  | 3.0  |      | Α     |
| AAM Peak Current                                           | IAAM_PEAK                |                                            |      | 0.5  |      | Α     |
| Oscillator Frequency                                       | f <sub>SW</sub>          | V <sub>FB</sub> =0.75V                     | 400  | 490  | 580  | kHz   |
| Maximum Duty Cycle                                         | D <sub>MAX</sub>         | V <sub>FB</sub> =700mV                     | 88   | 92   |      | %     |
| Minimum On Time <sup>(5)</sup>                             | ton_min                  |                                            |      | 90   |      | ns    |
| Feedback Voltage                                           | $V_{FB}$                 |                                            | 776  | 800  | 824  | mV    |
| EN Rising Threshold                                        | V <sub>EN_RISING</sub>   |                                            | 1.4  | 1.5  | 1.6  | V     |
| EN Falling Threshold                                       | $V_{\text{EN\_FALLING}}$ |                                            | 1.23 | 1.32 | 1.41 | V     |
| EN Input Current                                           | I <sub>EN</sub>          | V <sub>EN</sub> =2V                        |      | 1.6  |      | μA    |
| 211 mpat Garrent                                           | ·LIV                     | V <sub>EN</sub> =0                         |      | 0    |      | μA    |
| V <sub>IN</sub> Under-Voltage Lockout Threshold—Rising     | INUV <sub>Vth</sub>      |                                            | 3.85 | 4.2  | 4.55 | V     |
| V <sub>IN</sub> Under-Voltage Lockout Threshold—Hysteresis | INUV <sub>HYS</sub>      |                                            |      | 340  |      | mV    |
| Soft-Start Period                                          | tss                      |                                            |      | 1    |      | ms    |
| Thermal Shutdown <sup>(5)</sup>                            |                          |                                            |      | 150  |      | °C    |
| Thermal Hysteresis <sup>(5)</sup>                          |                          |                                            |      | 20   | -    | °C    |

#### Notes:

© 2021 MPS. All Rights Reserved.

<sup>5)</sup> Guaranteed by design.



# TYPICAL CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 6.5 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.





# TYPICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 6.5 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.

# Disabled Supply Current vs. Input Voltage





# TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 6.5 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.









# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 6.5 $\mu$ H,  $T_A$  = +25 $^{\circ}$ C, unless otherwise noted.





# **PIN FUNCTIONS**

| Package<br>Pin # | Name | Description                                                                                                                                                                                                                                                                             |
|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | IN   | Supply Voltage. The MP1469 operates from a 4.7V-to-16V input rail. Requires C1 to decouple the input rail. Connect using a wide PCB trace.                                                                                                                                              |
| 2                | GND  | System Ground. Reference ground of the regulated output voltage: requires extra care during PCB layout. Connect to GND with copper traces and vias.                                                                                                                                     |
| 3                | SW   | Switch Output. Connect using wide PCB trace.                                                                                                                                                                                                                                            |
| 4                | BST  | Bootstrap. Connect a capacitor and a resistor between SW and BS pins to form a floating supply across the high-side switch driver. Recommend to use 1uF BST capacitor.                                                                                                                  |
| 5                | EN   | EN=HIGH to enable the MP1469. For automatic start-up, connect EN to $V_{\text{IN}}$ using a $100 k\Omega$ resistor.                                                                                                                                                                     |
| 6                | FB   | Feedback. Set the output voltage with from the tap of an external resistor divider running from the output to GND. The frequency fold-back comparator lowers the oscillator frequency when the FB voltage is below 200mV to prevent current-limit runaway during a short circuit fault. |



# **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram

# **OPERATION**

The MP1469 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with internal power MOSFETs. It offers a very compact solution to achieve a 1.5A continuous output current over a wide input supply range, with excellent load and line regulation.

The MP1469 operates in a fixed-frequency, peak-current—control mode to regulate the output voltage. An internal clock initiates the PWM cycle to turn on the integrated high-side power MOSFET. This MOSFET remains on until its current reaches the value set by the COMP voltage. When the power switch is off, it remains off until the next clock cycle starts. If the current in the power MOSFET does not reach the COMP set current value within 90% of one PWM period, the power MOSFET is forced to turn off.

# **Internal Regulator**

The 5V internal regulator powers most of the internal circuits. This regulator takes  $V_{\text{IN}}$  and operates in the full  $V_{\text{IN}}$  range. When  $V_{\text{IN}}$  exceeds 5.0V, the regulator output is in full regulation. When  $V_{\text{IN}}$  falls below 5.0V, the output decreases.

#### **Error Amplifier**

The error amplifier compares the FB voltage against the internal 0.8V reference (REF) and outputs a current proportional to the difference between the two. This output current charges or discharges the internal compensation network to form the COMP voltage, which is used to control the power MOSFET current. The optimized internal compensation network minimizes the external component counts and simplifies the control-loop design.

#### **Enable**

EN is a digital control pin that turns the regulator on and off: Drive EN HIGH to turn on the regulator, drive it LOW to turn it off. An internal  $1M\Omega$  resistor from EN to GND allows EN to float to shut down the chip.

The EN pin is clamped internally using a 6.5V series-Zener-diode as shown in Figure 2. Connecting the EN input pin through a pullup resistor to the voltage on the  $V_{\text{IN}}$  pin limits the EN input current to less than  $100\mu\text{A}$ .

For example, with 12V connected to Vin,  $R_{PULLUP} \ge (12V-6.5V) \div 100\mu A = 55k\Omega$ 

Connecting the EN pin is directly to a voltage source without any pullup resistor requires limiting the amplitude of the voltage source to  $\leq$  6V to prevent damage to the Zener diode.



Figure 2: 6.5V Zener Diode Connection

# **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MP1469 UVLO comparator monitors the output voltage of the internal regulator, VCC. The UVLO rising threshold is about 4.2V while its falling threshold is consistently 3.86V.

#### **Internal Soft-Start**

Soft-start prevents the converter output voltage from overshooting during startup. When the chip starts, the internal circuit generates a soft-start voltage (SS) that ramps up from 0V to 1.2V: When SS falls below the internal reference (REF), SS overrides REF so that the error amplifier uses SS as the reference; when SS exceeds REF, the error amplifier resumes using REF as its reference. The SS time is internally set to 1ms.

#### **Over-Current-Protection and Hiccup**

The MP1469 has a cycle-by-cycle over-current limit for when the inductor current peak value exceeds the set current-limit threshold. First, when the output voltage drops until FB falls below the Under-Voltage (UV) threshold (typically 200mV) to trigger a UV event, the MP1469 enters hiccup mode to periodicall restart the part. This protection mode is especially useful when the output is dead-shorted to ground. This greatly reduces the average short-circuit current to alleviate thermal issues and to protect the regulator. The MP1469 exits hiccup mode once the over-current condition is removed.

#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 150°C, it shuts down the whole chip. When the temperature falls below its lower threshold (typically 130°C) the chip is enabled again.

#### Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection, with a rising threshold of 2.2V and a hysteresis of 150mV.  $V_{\text{IN}}$  regulates the bootstrap capacitor voltage internally through D1, M1, R4, C4, L1 and C2 (Figure 3). If ( $V_{\text{IN}}\text{-}V_{\text{SW}}$ ) exceeds 5V,U2 will regulate M1 to maintain a 5V BST voltage across C4.



Figure 3: Internal Bootstrap Charging

#### Startup and Shutdown Circuit

If both  $V_{\text{IN}}$  and EN exceed their appropriate thresholds, the chip starts. The reference block starts first, generating stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuits.

Three events can shut down the chip: EN low,  $V_{\text{IN}}$  low, and thermal shutdown. In the shutdown procedure starts by initially blocking the signaling path to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.

#### **AAM Operation**

The MP1469 has AAM (Advanced Asynchronous Modulation) power save mode for light load. The AAM voltage is set at 0.5V internally. Under the heavy load condition, the  $V_{\text{COMP}}$  is higher than  $V_{\text{AAM}}$ . When clock goes high, the high-side power MOSFET turns on and remains on until  $V_{\text{ILsense}}$  reaches the value set by the COMP voltage. The internal clock resets every time when  $V_{\text{COMP}}$  is higher than  $V_{\text{AAM}}$ .

Under the light load condition, the value of  $V_{COMP}$  is low. When  $V_{COMP}$  is less than  $V_{AAM}$  and  $V_{FB}$  is less than  $V_{REF}$ ,  $V_{COMP}$  ramps up until it exceeds  $V_{AAM}$ , during this time, the internal clock is blocked, thus the MP1469 skips some pulses for PFM (Pulse Frequency Modulation) mode and achieves the light load power save.



Figure 4—Simplified AAM Control Logic

When the load current is light, the inductor peak current is set internally which is about 340mA for  $V_{IN}$ =12V,  $V_{OUT}$ =3.3V, and L=6.5 $\mu$ H.The curve of inductor peak current vs. inductor is shown in Figure 5.





Figure5—Inductor Peak Current vs. Inductor

# APPLICATION INFORMATION

# **Setting the Output Voltage**

The external resistor divider sets the output voltage. The feedback resistor R1 also sets the feedback-loop bandwidth through the internal compensation capacitor (see the Typical Application circuit). Choose R1 and R2 by:

$$R2 = \frac{R1}{\frac{V_{\text{out}}}{0.8V} - 1}$$

Use a T-type network for when V<sub>OUT</sub> is low.



Figure 6: T-Type Network

Table 1 lists the recommended T-type resistors value for common output voltages.

Table 1: Resistor Selection for Common Output Voltages

| V <sub>OUT</sub> (V) | R1 (kΩ)  | R2 (kΩ)  | Rt (kΩ) |  |  |
|----------------------|----------|----------|---------|--|--|
| 1.05                 | 10(1%)   | 32.4(1%) | 150(1%) |  |  |
| 1.2                  | 20.5(1%) | 41.2(1%) | 130(1%) |  |  |
| 1.8                  | 40.2(1%) | 32.4(1%) | 100(1%) |  |  |
| 2.5                  | 40.2(1%) | 19.1(1%) | 59(1%)  |  |  |
| 3.3                  | 40.2(1%) | 13(1%)   | 59(1%)  |  |  |
| 5                    | 40.2(1%) | 7.68(1%) | 59(1%)  |  |  |

#### Selecting the Inductor

Use a 1 $\mu$ H-to-10 $\mu$ H inductor with a DC current rating of at least 25% percent higher than the maximum load current for most applications. For highest efficiency, select an inductor with a DC resistance less than 15m $\Omega$ . For most designs, derive the inductance value from the following equation.

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$

Where  $\Delta I_L$  is the inductor ripple current. Choose an inductor current approximately 30% of the maximum load current. The maximum inductor peak current is:

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$

Under light-load conditions (below 100mA), use a larger inductance for improved efficiency.

#### **Selecting the Input Capacitor**

The input current to the step-down converter is discontinuous, and therefore requires a capacitor to both supply the AC current to the step-down converter and maintain the DC input voltage. Use low ESR capacitors for the best performance, such as ceramic capacitors with X5R or X7R dielectrics of their low ESR and small temperature coefficients. A 22µF capacitor is sufficient for most applications.

The input capacitor (C1) requires an adequate ripple current rating because it absorbs the input switching. Estimate the RMS current in the input capacitor with:

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , where:

$$I_{C1} = \frac{I_{LOAD}}{2}$$

For simplification, choose an input capacitor with an RMS current rating greater than half the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. Place a small, high-quality, ceramic capacitor  $(0.1\mu F)$  as close to the IC as possible when using electrolytic or tantalum capacitors. When using ceramic capacitors, make sure that they have enough capacitance to provide sufficient charge to prevent excessive input voltage ripple. Estimate the input voltage ripple caused by the capacitance with:

$$\Delta V_{\text{IN}} = \frac{I_{\text{LOAD}}}{f_{\text{S}} \times C1} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$

#### **Selecting the Output Capacitor**

The output capacitor (C2) maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. Use low ESR

capacitors to limit the output voltage ripple. Estimate the output voltage ripple with:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$

Where  $L_1$  is the inductor value and  $R_{\text{ESR}}$  is the equivalent series resistance (ESR) of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes most of the output voltage ripple. For simplification, estimate the output voltage ripple with:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times {f_{\text{S}}}^2 \times L_{_1} \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$

The characteristics of the output capacitor also affect the stability of the regulation system. The MP1469 can be optimized for a wide range of capacitance and ESR values.

#### **External Bootstrap Diode**

An external bootstrap (BST) diode can enhance the efficiency of the regulator givien the following applicable conditions:

- V<sub>OUT</sub> is 5V or 3.3V; and
- Duty cycle is high:  $D = \frac{V_{OUT}}{V_{IN}} > 65\%$

Connect the external BST diode from the output of voltage regulator to the BST pin, as shown in Figure 7.



Figure 7: Optional External Bootstrap Diode

For most applications, use an IN4148 for the external BST diode is IN4148, and a  $1\mu F$  capacitor for the BST cap.

#### **PC Board Layout**

PCB layout is very important to achieve stable operation. For best results, use the following guidelines and Figure 8 as reference.

- 1) Keep the connection between the input ground and GND pin as short and wide as possible.
- 2) Keep the connection between the input capacitor and IN pin as short and wide as possible.
- 3) Use short and direct feedback connections. Place the feedback resistors and compensation components as close to the chip as possible.
- 4) Route SW away from sensitive analog areas such as FB.







# **Design Example**

Below is a design example following the application guidelines for the specifications:

Table 2—Design Example

| V <sub>IN</sub> | 12V  |
|-----------------|------|
| $V_{OUT}$       | 3.3V |
| lo              | 1.5A |

The detailed application schematic is shown in Figure 9. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. For more device applications, please refer to the related Evaluation Board Datasheets.



# TYPICAL APPLICATION CIRCUITS



Figure 8: 12V<sub>IN</sub>, 5V/1.5A



Figure 9: 12V<sub>IN</sub>, 3.3V/1.5A



Figure 10: 12V<sub>IN</sub>, 2.5V/1.5A





Figure 11: 12V<sub>IN</sub>, 1.8V/1.5A



Figure 12: 12V<sub>IN</sub>, 1.2V/1.5A



# PACKAGE INFORMATION



#### **TSOT23-6**



#### **TOP VIEW**

#### **RECOMMENDED LAND PATTERN**







**SIDE VIEW** 

# NOTE:



- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
  2) PACKAGE LENGTH DOES NOT INCLUDE
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
- 5) DRAWING CONFORMS TO JEDEC MO-193, VARIATION AB.
- 6) DRAWING IS NOT TO SCALE.
- 7) PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK)

**DETAIL "A"** 





# **Revision History**

| Revision # | Revision<br>Date | Description     | Pages<br>Updated |
|------------|------------------|-----------------|------------------|
| 1.0        | 8/15/2012        | Initial Release | -                |
| 1.02       | 10/23/2020       | Updated POD     | P17              |

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.