



SLUS425C - DECEMBER 2003 - REVISED JULY 2004

# 5-V to 35-V HOT SWAP POWER MANAGER

#### **FEATURES**

- 5-V to 35-V Operation
- Precision Maximum Current Control
- Precision Fault Threshold
- Programmable Average Power Limiting
- Programmable Overcurrent Limit
- Shutdown Control
- Charge Pump for Low R<sub>DS(on)</sub> High-Side Drive
- Latch Reset Function Available
- Output Drive V<sub>GS</sub> Clamping
- Fault Output Indication
- 18-Pin DIL and SOIC Packages

#### SIMPLIFIED APPLICATION DIAGRAM



#### **DESCRIPTION**

The UC3914 family of hot swap power managers provides complete power management, hot swap and fault handling capability. Integrating this part and a few external components, allows a board to be swapped in or out upon failure or system modification without removing power to the hardware, while maintaining the integrity of the powered system. Complementary output drivers and diodes have been integrated for use with external capacitors as a charge pump to ensure sufficient gate drive to the external N-channel MOSFET transistor for low R<sub>DS(on)</sub>. All control and housekeeping functions are integrated and externally programmable and include the fault current level, maximum output sourcing current, maximum fault time and average power limiting of the external FET. The UC3914 features a duty ratio current limiting technique, which provides peak load capability while limiting the average power dissipation of the external pass transistor during fault conditions. The fault level is fixed at 50 mV with respect to VCC to minimize total dropout.

The fault current level is set with an external current sense resistor. The maximum allowable sourcing current is programmed by using a resistor divider from VCC to REF to set the voltage on IMAX. The maximum current level, when the output appears as a current source is (V<sub>VCC</sub> – V<sub>IMAX</sub>)/R<sub>SENSE</sub>.

This part is offered in both 18-pin DW wide-body (SOIC) and dual-in-line (DIL) packages.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **DESCRIPTION** (continued)

When the output current is less than the fault level, the external output transistor remains switched on. When the output current exceeds the fault level, but is less than the maximum sourcing level programmed by IMAX, the output remains switched on, and the fault timer starts to charge  $C_T$ , a timing capacitor. Once  $C_T$  charges to 2.5 V, the output device is turned off and  $C_T$  is slowly discharged. Once  $C_T$  is discharged to 0.5 V, the device performs a retry and the output transistor is switched on again. The UC3914 offers two distinct reset modes. In one mode with LR left floating or held low, the device tries to reset itself repeatedly if a fault occurs as described above. In the second mode with LR held high, once a fault occurs, the output is latched off until either LR is toggled low, the part is shutdown then re–enabled using  $\overline{SD}$ , or the power to the part is turned off and then on again.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted.(1)(2)

|                           |                     | UC2914<br>UC3914   | UNIT |
|---------------------------|---------------------|--------------------|------|
| Input supply voltage      | VCC                 | 40                 |      |
|                           | SD, LR              | 12                 | V    |
| Maximum forced voltage    | IMAX                | VCC                |      |
|                           | FAULT               | 20                 | ^    |
| Maximum current           | PLIM                | 10                 | mA   |
| Maximum voltage           | FAULT               | 40                 | V    |
| Reference output current  |                     | internally limited | А    |
| Storage temperature rang  | e, T <sub>Stg</sub> | -65 to 150         |      |
| Junction temperature rang | –55 to 150          | °C                 |      |
| Lead temperature 1,6 mm   | 300                 |                    |      |

<sup>1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to Absolute Maximum Rated conditions for extended periods may affect device reliability

#### RECOMMENDED OPERATING CONDITIONS

|                                                      |        | MIN | NOM | MAX | UNIT |
|------------------------------------------------------|--------|-----|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                      |        | 5   |     | 35  | V    |
| Operating free-air temperature range, T <sub>A</sub> | UC2914 | -40 |     | 85  | °C   |
|                                                      | UC3914 | 0   |     | 70  | ٠,   |



<sup>(2)</sup> Currents are positive into and negative out of the specifief terminal unless otherwise noted. All voltage values are with respect to the network ground terminal.

## **ELECTRICAL CHARACTERISTICS**

 $T_A = 0^{\circ}\text{C to } 70^{\circ}\text{C for the UC3914, } -40^{\circ}\text{C to } 85^{\circ}\text{C for the UC2914, } V_{CC} = 12\text{V, } V_{PUMP} = V_{PUMP(max)}, \ \overline{SD} = 5 \text{ V, } C_{P1} = C_{P2} = C_{PUMP} = 0.01 \ \mu\text{F.} \\ T_A = T_J. \text{ (Unless otherwise specified)}$ 

|                   | PARAMETER                           | TEST CONDITIONS                                                                        | MIN  | TYP  | MAX  | UNIT     |  |  |
|-------------------|-------------------------------------|----------------------------------------------------------------------------------------|------|------|------|----------|--|--|
| SUPPLY C          | URRENTS                             |                                                                                        |      |      |      |          |  |  |
| loo               | Supply current(2)                   |                                                                                        |      | 8    | 15   | mA       |  |  |
| Icc               | Supply current(=)                   | V <sub>CC</sub> = 35 V                                                                 |      | 12   | 20   | IIIA     |  |  |
| ICCSD             | Shutdown supply current             | $\overline{SD} = 0 \text{ V},$                                                         |      | 500  | 900  | μΑ       |  |  |
|                   | UVLO turn-on threshold voltage      |                                                                                        |      | 4.0  | 4.4  | V        |  |  |
|                   | UVLO hysteresis                     |                                                                                        | 55   | 120  | 250  | mV       |  |  |
| FAULT TIN         | /ING                                |                                                                                        |      |      |      |          |  |  |
|                   |                                     | $T_J = 25^{\circ}C$ , wrt $V_{CC}$                                                     | -55  | -50  | -45  |          |  |  |
|                   | Overcurrent threshold               | Over operating temperature wrt V <sub>CC</sub>                                         | -57  | -50  | -42  | mV       |  |  |
|                   | IMAX input bias                     |                                                                                        |      | 1    | 3    |          |  |  |
|                   |                                     | V <sub>CT</sub> = 1 V                                                                  | -140 | -100 | -60  | μΑ       |  |  |
| ICT_CHG           | CT charge current                   | V <sub>CT</sub> = 1 V, overload condition                                              | -6.0 | -3.0 | -1.5 | mA       |  |  |
| CT_DSCH           | CT discharge current                | V <sub>CT</sub> = 1 V                                                                  | 2.0  | 3.0  | 4.5  | μΑ       |  |  |
| VCT_FLT           | CT fault threshold voltage          |                                                                                        | 2.25 | 2.50 | 2.75 |          |  |  |
| VCT_RST           | CT reset threshold voltage          |                                                                                        | 0.45 | 0.50 | 0.55 | V        |  |  |
|                   | Output duty cycle                   | Fault condition, IPL = 0 A                                                             | 1.5% | 3.0% | 4.5% |          |  |  |
| OUTPUT            |                                     |                                                                                        |      |      |      | <u> </u> |  |  |
|                   | High-level output voltage           | VVOUTS = VCC, VPUMP = VPUMP(max), wrt VPUMP                                            | -1.5 | -1.0 |      |          |  |  |
| VOH               |                                     | VVOUTS = VCC, VPUMP = VPUMP(max), IOUT = -2 mA, wrt VPUMP                              | -2.0 | -1.5 |      |          |  |  |
|                   |                                     | I <sub>OUT</sub> = 0 A                                                                 |      | 0.8  | 1.3  | V        |  |  |
| VOL               | Low-level output voltage            | I <sub>OUT</sub> = 5 mA                                                                |      | 1    | 2    |          |  |  |
| VOL               | Low-level output voltage            | I <sub>OUT</sub> = 25 mA, V <sub>VOUTS</sub> = 0 V overload condition                  |      | 1.2  | 1.8  |          |  |  |
| VOUT(cl)          | Output clamp voltage                | V <sub>OUTS</sub> = 0 V                                                                | 11.5 | 13.0 | 14.5 |          |  |  |
| t <sub>RISE</sub> | Rise time <sup>(1)</sup>            | C <sub>OUT</sub> = 1 nF                                                                |      | 750  | 1250 |          |  |  |
| <sup>t</sup> FALL | Fall time <sup>(1)</sup>            | C <sub>OUT</sub> = 1 nF                                                                |      | 250  | 500  | ns       |  |  |
| LINEAR C          | URRENT AMPLIFIER                    | •                                                                                      |      |      |      |          |  |  |
| VIO               | Input offset voltage                |                                                                                        | -15  | 0    | 15   | mV       |  |  |
|                   | Voltage gain                        |                                                                                        | 60   | 80   |      | dB       |  |  |
|                   |                                     | V <sub>IMAX</sub> = V <sub>OUT</sub> , V <sub>SENSE</sub> = V <sub>VCC</sub> , wrt VCC | -20  | 0    | 20   |          |  |  |
| $V_{\text{IMAX}}$ | IMAX control voltage                | V <sub>IMAX</sub> = V <sub>OUT</sub> , V <sub>SENSE</sub> = V <sub>REF</sub> , wrt REF | -20  | 0    | 20   | mV       |  |  |
|                   | SENSE input bias                    |                                                                                        |      | 1.5  | 3.5  | μΑ       |  |  |
| SHUTDOV           | VN                                  |                                                                                        |      |      |      |          |  |  |
|                   | Shutdown threshold voltage          |                                                                                        | 0.6  | 1.5  | 2.0  | V        |  |  |
|                   | input current                       | <del>SD</del> = 5 V                                                                    |      | 150  | 300  | μΑ       |  |  |
|                   | Delay to output time <sup>(1)</sup> |                                                                                        |      | 0.5  | 2.0  | μs       |  |  |



<sup>(1)</sup> Ensured by design. Not production tested.(2) A mathematical averaging is used to determine this value. See Application Section for more information.

## **ELECTRICAL CHARACTERISTICS**

 $T_{A} = 0^{\circ}\text{C to } 70^{\circ}\text{C for the UC3914, } -40^{\circ}\text{C to } 85^{\circ}\text{C for the UC2914, } \\ V_{CC} = 12\text{V}, \\ V_{PUMP} = V_{PUMP(max)}, \\ \overline{SD} = 5 \text{ V}, \\ C_{P1} = C_{P2} = C_{PUMP} = 0.01 \text{ } \mu\text{F.} \\ T_{A} = T_{J}. \\ \text{(Unless otherwise specified)}$ 

|                  | PARAMETER                           | TEST CONDITIONS                                                               | MIN   | TYP   | MAX   | UNIT |
|------------------|-------------------------------------|-------------------------------------------------------------------------------|-------|-------|-------|------|
| CHARG            | E PUMP                              | •                                                                             |       |       |       |      |
| fosc,<br>foscb   | Oscillator frequency                | OSC, OSCB                                                                     | 60    | 150   | 250   | kHz  |
| Vон              | High-level output voltage           | $I_{OSC} = -5 \text{ mA}$                                                     | 10.0  | 11.0  | 11.6  | V    |
| VOL              | Low-level output voltage            | $I_{OSC} = 5 \text{ mA}$                                                      |       | 0.2   | 0.5   | V    |
|                  | Output clamp voltage                | V <sub>CC</sub> = 25 V                                                        | 18.5  | 20.5  | 22.5  | V    |
| I <sub>LIM</sub> | Output current limit                | High side only                                                                | -20   | -10   | -3    | mA   |
|                  | Pump diode voltage drop             | I <sub>DIODE</sub> = 10 mA, measured from PMP to PMPB, PMPB to VPUMP          | 0.5   | 0.9   | 1.3   |      |
|                  | PMP clamp voltage                   | V <sub>CC</sub> = 25 V                                                        | 18.5  | 20.5  | 22.5  |      |
|                  | VOLIMB                              | $V_{VOUTS} = V_{CC}$ charge pump disable threshold, $V_{CC} = 12 \text{ V}$   | 20    | 22    | 24    |      |
|                  | VPUMP maximum voltage               | $V_{VOUTS} = V_{CC}$ charge pump disable threshold, $V_{CC} = 35 \text{ V}$   | 42    | 45    | 48    | V    |
|                  | VOLIMO                              | $V_{VOUTS} = V_{CC}$ charge pump re-enable threshold, $V_{CC} = 12 \text{ V}$ | 0.3   | 0.7   | 1.4   |      |
|                  | VPUMP hysteresis                    | $V_{VOUTS} = V_{CC}$ charge pump re-enable threshold, $V_{CC} = 35 \text{ V}$ | 0.25  | 0.70  | 1.40  |      |
| REFERE           | ENCE                                |                                                                               |       |       |       |      |
|                  | REF output voltage                  | wrt VCC                                                                       | -2.25 | -2.00 | -1.75 | V    |
|                  | REF current limit                   |                                                                               | 12.5  | 20.0  | 50.0  | mA   |
|                  | Load regulation                     | 1 mA ≤ I <sub>VREF</sub> ≤ 5 mA                                               |       | 25    | 60    | ~^\  |
|                  | Line regulation                     | 5 V ≤ V <sub>VCC</sub> ≤ 35 V                                                 |       | 25    | 100   | mV   |
| FAULT            |                                     |                                                                               |       |       |       |      |
|                  | Low-level output voltage            | I <sub>FAULT</sub> = 1 mA                                                     |       | 100   | 200   | mV   |
|                  | Output leakage                      | V <sub>FAULT</sub> = 35 V                                                     |       | 10    | 500   | nA   |
| LATCH            |                                     |                                                                               |       |       |       |      |
|                  | Latch release threshold voltage     | High-to-low                                                                   | 0.6   | 1.4   | 2.0   | V    |
|                  | Input current                       | $V_{LR} = 5 V$                                                                |       | 500   | 750   | μΑ   |
| POWER            | LIMITING                            |                                                                               |       |       |       |      |
|                  | Duty avala control                  | I <sub>PLIM</sub> = 200 μA In fault mode                                      | 0.6%  | 1.3%  | 2.0%  |      |
|                  | Duty cycle control                  | I <sub>PLIM</sub> = 3 mA In fault mode                                        | 0.05% | 0.12% | 0.20% |      |
| OVERL            | OAD                                 |                                                                               |       |       |       |      |
|                  | Delay-to-output time <sup>(1)</sup> |                                                                               |       | 500   | 1250  | ns   |
|                  | Threshold voltage                   | wrt IMAX                                                                      | -250  | -200  | -150  | mV   |

<sup>(1)</sup> Ensured by design. Not production tested.



<sup>(2)</sup> A mathematical averaging is used to determine this value. See Application Section for more information.

#### **AVAILABLE OPTIONS**

|               | PACKAGE               | D DEVICES               |
|---------------|-----------------------|-------------------------|
| TA            | PLASTIC DIL-18<br>(N) | PLASTIC SOIC<br>(DW)(1) |
| -40°C to 85°C | UC2914N               | UC2914DW                |
| 0°C to 70°C   | UC3914N               | UC3914DW                |

<sup>(1)</sup> The DW package is available taped and reeled. Add an TR suffix to the device type (e.g. UC2914DWTR) to order quantities of 2,000 devices per reel.



#### **BLOCK DIAGRAM**



## **TERMINAL FUNCTIONS**

| TERMINAL |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| СТ       | 15  | I/O | A capacitor is connected to this pin in order to set the maximum fault time. The minimum fault time must be more than the time to charge external load capacitance. The fault time is defined as shown in equation (1) where $I_{CH} = 100  \mu\text{A} + I_{PL}$ , where $I_{PL}$ is the current into the power limit pin. Once the fault time is reached the output shuts down for a time given by equation (2) where $I_{DIS}$ is nominally 3 $\mu$ A                                    |
| FAULT    | 10  | 0   | Open collector output which pulls low upon any of the following conditions: timer fault, shutdown, UVLO. This pin MUST be pulled up to V <sub>VCC</sub> or another supply through a suitable impedance.                                                                                                                                                                                                                                                                                     |
| GND      | 1   | _   | Ground reference for the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IMAX     | 16  | I   | This pin programs the maximum allowable sourcing current. Since REF is a –2-V reference (with respect to VCC), a voltage divider can be derived from VCC to REF in order to generate the program level for the IMAX pin. The current level at which the output appears as a current source is equal to the voltage on the IMAX pin, with respect to VCC, divided by the current sense resistor. If desired, a controlled current startup can be programmed with a capacitor on IMAX to VCC. |
| LR       | 13  | I   | If this pin is held high and a fault occurs, the timer is prevented from resetting the fault latch when CT is discharged below the reset comparator threshold. The part does not retry until this pin is brought to a logic low or a power-on-reset occurs. Pulling this pin low before the reset time is reached does not clear the fault until the reset time is reached. Floating or holding this pin low results in the part repeatedly trying to reset itself if a fault occurs.       |
| OUT      | 11  | 0   | Output drive to the MOSFET pass element. Internal clamping ensures that the maximum VGS drive is 15 V.                                                                                                                                                                                                                                                                                                                                                                                      |
| OSC      | 6   | 0   | Complementary output drivers for intermediate charge pump stages. A 0.01-µF capacitor should be placed                                                                                                                                                                                                                                                                                                                                                                                      |
| OSCB     | 5   | 0   | between OSC and PMP, and OSCB and PMPB.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PLIM     | 14  | I   | This feature ensures that the average MOSFET power dissipation is controlled. A resistor is connected from this pin to VCC. Current flows into PLIM, adding to the fault timer charge current, reducing the duty cycle from the typical 3% level. When $I_{PL} >> 100~\mu A$ then the average MOSFET power dissipation is given by equation (3).                                                                                                                                            |
| PMP      | 9   | I   | Complementary pins which couple charge pump capacitors to internal diodes and are used to provide charge                                                                                                                                                                                                                                                                                                                                                                                    |
| PMPB     | 8   | I   | to the reservoir capacitor tied to VPUMP. Typical capacitor values used are 0.01-μF.                                                                                                                                                                                                                                                                                                                                                                                                        |
| REF      | 18  | 0   | –2-V reference with respect to VCC used to program the IMAX pin voltage. A 0.1-μF ceramic or tantalum capacitor MUST be tied between this pin and VCC to ensure proper operation of the device.                                                                                                                                                                                                                                                                                             |
| SD       | 4   | I   | When this TTL-compatible input is brought to a logic low, the output of the linear amplifier is driven low, FAULT is pulled low and the device is put into a low power mode. The ABSOLUTE maximum voltage that can be placed on this pin is 12 V.                                                                                                                                                                                                                                           |
| SENSE    | 17  | I   | Input voltage from the current sense resistor. When there is greater than 50 mV on this pin with respect to VCC, a fault is sensed and CT begins to charge.                                                                                                                                                                                                                                                                                                                                 |
| VCC      | 2   | I   | Input voltage to the device. The voltage range is from 4.5 V to 35 V. The minimum input voltage required for operation is 4.5 V.                                                                                                                                                                                                                                                                                                                                                            |
| VOUTS    | 12  | 0   | Source connection of external N-channel MOSFET and sensed output voltage of load.                                                                                                                                                                                                                                                                                                                                                                                                           |
| VPUMP    | 7   | 0   | Charge pump output voltage. A capacitor should be tied between this pin and VOUTS with a typical value being $0.01$ - $\mu$ F.                                                                                                                                                                                                                                                                                                                                                              |

$$T_{\text{FAULT}} = \frac{2 \times C_{\text{T}}}{I_{\text{CH}}} \tag{1}$$

$$T_{SD} = \frac{2 \times C_T}{I_{DIS}} \tag{2}$$

$$P_{FET(avg)} = I_{MAX} \times 3 \times 10^{-6} \times R_{PL}$$
(3)



The UC3914 is to be used in conjunction with external passive components and an N-channel MOSFET to facilitate hot swap capability of application modules. A typical application setup is given in Figure 1.



Figure 1. Typical Application

The term *hot swap* refers to the system requirement that submodules be swapped in or out upon failure or system modification without removing power to the operating hardware. The integrity of the power bus must not be compromised due to the addition of an unpowered module. Significant power bus glitches can occur due to the substantial initial charging current of on-board module bypass capacitance and other load conditions (for more information on hot swapping and power management applications, see SLUA157). The UC3914 provides protection by monitoring and controlling the output current of an external N-channel MOSFET to charge this capacitance and provide load current. The addition of the N-channel MOSFET, a sense resistor, R<sub>SENSE</sub>, and two other resistors, R1 and R2, sets the programmed maximum current level the N-channel MOSFET can source to charge the load in a controlled manner. The equation for this current, I<sub>MAX</sub>, is:

$$I_{MAX} = \frac{V_{VCC} - V_{IMAX}}{R_{SENSE}}$$
(4)

where

V<sub>IMAX</sub> is the voltage generated at the IMAX pin



Analysis of the application circuit shows that V<sub>IMAX</sub> (with respect to GND) can be defined as:

$$V_{IMAX} = V_{REF} + \frac{(V_{CC} - V_{REF}) \times R1}{R1 + R2} = \frac{2V \times R1}{R1 + R2} + V_{REF}$$
 (5)

where

V<sub>REF</sub> is the voltage on the REF pin, an internally generated potential 2-V below VCC

The UC3914 also has an internal overcurrent comparator which monitors the voltage between SENSE and VCC. If this voltage exceeds 50 mV, the comparator determines that a fault has occurred, and a timing capacitor, CT, begins to charge. This can be rewritten as a current which causes a fault, I<sub>FAUI</sub> T:

$$I_{\mathsf{FAULT}} = \frac{50 \, \mathsf{mV}}{\mathsf{R}_{\mathsf{SENSE}}} \tag{6}$$

#### **FAULT TIMING**

Figure 2 shows the circuitry associated with the fault timing function of the UC3914. A typical fault mode, where the overload comparator and current source I3 do not factor into operation (switch S2 is open), is first considered. Once the voltage across  $R_{SENSE}$  exceeds 50 mV, a fault has occurred. This causes the timing capacitor,  $C_T$ , to charge with a combination of 100  $\mu$ A (I1) plus the current from the power limiting circuitry (I<sub>PL</sub>).



Figure 2. Fault Timing Circuitry Including Power Limit and Overcurrent



Figure 3 shows typical fault timing waveforms for the external N-channel MOSFET output current, the voltage on the CT pin, and the output load voltage, V<sub>OUT</sub>, with LR left floating or grounded.



UDG-97054

**Figure 3. Typical Timing Diagram** 

**Table 1. Fault Timing Conditions** 

| TIME    | CONDITION                                                                                                                                                             |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t0      | Normal conditions. Output current is nominal, output voltage is at positive rail, VCC                                                                                 |
| t1      | Fault control reached. Output current rises above the programmed fault value, C <sub>T</sub> begins to charge at 100-μA + I <sub>PL</sub> .                           |
| t2      | Maximum current reached. Output current reaches the programmed maximum level and becomes a constant current with value IMAX.                                          |
| t3      | Fault occurs. C <sub>T</sub> has charged to 2.5 V, fault output goes low, the FET turns off allowing no output current to flow, V <sub>VOUTS</sub> discharges to GND. |
| t4      | Retry. C <sub>T</sub> has discharged to 0.5 V, but fault current is still exceeded, C <sub>T</sub> begins charging again, FET is on, V <sub>OUT</sub> increases.      |
| t5 = t3 | Illustrates < 3% duty cycle depending upon RpL selected.                                                                                                              |
| t6=t4   |                                                                                                                                                                       |
| t7=t0   | Fault released, normal condition. Return to normal operation of the load.                                                                                             |

The output voltage waveforms have assumed an R-C characteristic load and time constants vary depending upon the component values. Prior to time t0, the load is fully charged to almost  $V_{VCC}$  and the N-channel MOSFET is supplying the current,  $I_{OUT}$ , to the load. At t0, the current begins to ramp up due to a change in the load conditions until, at t1, the fault current level,  $I_{FAULT}$ , has been reached to cause switch S1 to close. This results in  $C_T$  being charged with the current sources I1 and  $I_{PL}$ . During this time,  $V_{OUT}$  remains almost equal to  $V_{VCC}$  except for small losses from voltage drops across the sense resistor and the N-channel MOSFET. The output current reaches the programmed maximum level,  $I_{MAX}$ , at t2. The CT voltage continues to rise since  $I_{MAX}$  is still greater than  $I_{FAULT}$ . The load output voltage drops because the current load requirements have become greater than the controlled maximum sourcing current. The CT voltage reaches the upper comparator threshold (Figure 2) of 2.5 V at t3, which promptly shuts off the gate drive to the N-channel MOSFET (not shown but can be inferred from the fact that no output current is provided to the load), latches in the fault and opens switch S1 disconnecting the charging currents I1 and  $I_{PL}$  from CT.

Since no output current is supplied, the load voltage decays at a rate determined by the load characteristics and the capacitance. The 3- $\mu$ A current source, I2, discharges C<sub>T</sub> to the 0.5-V reset comparator threshold. This time is significantly longer than the charging time and is the basis for the duty cycle current limiting technique. When the CT voltage reaches 0.5 V at t4, the part performs a retry, allowing the N-channel MOSFET to again source current to the load and cause VOUT to rise. In this particular example, IMAX is still sourced by the N-channel MOSFET at each attempted retry and the fault timing sequence is repeated until time t7 when the load requirements change to I<sub>OUT</sub>. Since I<sub>OUT</sub> is less than the fault current level at this time, switch S1 is opened, I2 discharges C<sub>T</sub> and V<sub>OUT</sub> rises almost to the level of VCC.

Figure 4 shows fault timing waveforms similar to those depicted in Figure 3 except that the latch reset (LR) function is utilized. Operation is the same as described above until t4 when the voltage on CT reaches the reset threshold. Holding LR high prevents the latch from being reset, preventing the device from performing a retry (sourcing current to the load). The UC3914 is latched off until either LR is pulled to a logic low, or the chip is forced into an under voltage lockout (UVLO) condition and back out of UVLO causing the latch to automatically perform a power on reset. Figure 4 illustrates LR being toggled low at t5, causing the part to perform a retry. Time t6 again illustrates what happens when a fault is detected. The LR pin is toggled low and back high at time t7, prior to the voltage on the CT pin hitting the reset threshold. This information tells the UC3914 to allow the part to perform a retry when the lower reset threshold is reached, which occurs at t8. Time t9 corresponds to when load conditions change to where a fault is not present as described for Figure 3.





UDG-97055

Figure 4. Typical Timing Diagram Using Latch Reset (LR) Function

**Table 2. Fault Timing Conditions with Latch Reset Function** 

| TIME  | CONDITION                                                                                                                                                             |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t0    | Normal conditions. Output current is nominal, output voltage is at positive rail, VCC                                                                                 |
| t1    | Fault control reached. Output current rises above the programmed fault value, C <sub>T</sub> begins to charge at 100-μA + I <sub>PL</sub> .                           |
| t2    | Maximum current reached. Output current reaches the programmed maximum level and becomes a constant current with value IMAX.                                          |
| t3    | Fault occurs. C <sub>T</sub> has charged to 2.5 V, fault output goes low, the FET turns off allowing no output current to flow, V <sub>VOUTS</sub> discharges to GND. |
| t4    | Reset comparator threshold reached but no retry since LR pin held high.                                                                                               |
| t5    | LR toggled low, N-channel MOSFET turned on and sources current to load.                                                                                               |
| t6=t3 |                                                                                                                                                                       |
| t7    | LR toggled low before V <sub>CT</sub> reaches reset comparator threshold, causing retry.                                                                              |
| t8    | Since LR toggled low during present cycle, N-channel MOSFET turned on and sources current to load.                                                                    |
| t9=t0 | Fault released, normal condition. Return to normal operation of the load.                                                                                             |



## **Power Limiting**

The power limiting circuitry is designed to only source current into the CT pin. To implement this feature, a resistor,  $R_{PL}$ , should be placed between VCC and PLIM. The current,  $I_{PL}$  (show in Figure 2) is given by the following expression:

$$I_{PL} = \frac{V_{VCC} - V_{VOUTS}}{R_{PL}}, \text{ for } V_{VOUTS} > 1 \text{ V} + V_{CT}$$
(7)

where

V<sub>CT</sub> is the voltage on the CT pin

For  $V_{VOUTS}$  < 1 V +  $V_{CT}$  the common mode range of the power limiting circuitry causes  $I_{PL}$  = 0 A leaving only the 100- $\mu$ A current source to charge  $C_T$ .  $V_{VCC}$  –  $V_{VOUTS}$  represents the voltage across the N-channel MOSFET pass device.

This feature limits average power dissipation in the pass device. Note that under a fault condition where the output current is just above the fault level, but less than the maximum level,  $V_{VOUTS} \sim V_{VCC}$ ,  $I_{PL} = 0$  A and the  $C_T$  charging current is 100  $\mu$ A.

During a fault, the CT pin charges at a rate determined by the internal charging current and the external timing capacitor,  $C_T$ . Once  $C_T$  charges to 2.5 V, the fault comparator trips and sets the fault latch. When this occurs, OUT is pulled down to VOUTS, causing the external N-channel MOSFET to shut off and the charging switch, S1, to open.  $C_T$  is discharged with I2 until the  $V_{CT}$  potential reaches 0.5 V. Once this occurs, the fault latch resets (unless LR is being held high, whereby a fault can only be cleared by pulling this pin low or going through a power-on-reset cycle), which re-enables the output of the linear amplifier and allows the fault circuitry to regain control of the charging switch. If a fault is still present, the overcurrent comparator closes the charging switch causing the cycle to repeat. Under a constant fault the duty cycle is given by:

Duty Cycle = 
$$\frac{3 \mu A}{I_{PL} + 100 \mu A}$$
 (8)

Average power dissipation can be limited using the PLIM pin. Average power dissipation in the pass element is given by:

$$\begin{split} & P_{\text{FET(avg)}} = \left( V_{\text{VCC}} - V_{\text{VOUTS}} \right) \times I_{\text{MAX}} \times \text{Duty Cycle} \\ & = \left( V_{\text{VCC}} - V_{\text{VOUTS}} \right) \times I_{\text{MAX}} \times \frac{3 \, \mu \text{A}}{I_{\text{PL}} + 100 \, \mu \text{A}} \end{split} \tag{9}$$

 $V_{VCC} - V_{VOUTS}$  is the drain to source voltage across the MOSFET. When  $I_{PL} >> 100 \,\mu\text{A}$ , the duty cycle equation given above can be rewritten as:

Duty Cycle = 
$$\frac{R_{PL} \times 3 \,\mu A}{\left(V_{VCC} - V_{VOUTS}\right)}$$
(10)

and the average power dissipation of the MOSFET is given by:

$$P_{\text{FET(avg)}} = \left(V_{\text{VCC}} - V_{\text{VOUTS}}\right) \times I_{\text{MAX}} \times \frac{R_{\text{PL}} \times 3 \,\mu\text{A}}{\left(V_{\text{VCC}} - V_{\text{VOUTS}}\right)} = I_{\text{MAX}} \times R_{\text{PL}} \times 3 \,\mu\text{A} \tag{11}$$

The average power is limited by the programmed I<sub>MAX</sub> current and the appropriate value for R<sub>PI</sub>.



#### **OVERLOAD COMPARATOR**

The linear amplifier in the UC3914 ensures that the external N-channel MOSFET does not source more than the current I<sub>MAX</sub>, defined in equation (4):

$$I_{MAX} = \frac{V_{VCC} - V_{IMAX}}{R_{SENSE}}$$

In the event that output current exceeds the programmed IMAX current by more than 200-mV/R<sub>SENSE</sub>, the output of the linear amplifier is immediately pulled low (with respect to VOUTS) providing no gate drive to the N-channel MOSFET, and preventing current from being delivered to the load. This situation could occur if the external N-channel MOSFET is not responding to a command from the UC3914 or output load conditions change quickly to cause an overload condition before the linear amplifier can respond. For example, if the N-channel MOSFET is sourcing current into a load and the load suddenly becomes short circuited, an overload condition may occur. The short circuit causes the  $V_{\rm GS}$  of the N-channel MOSFET to immediately increase, resulting in increased load current and voltage drop across  $R_{\rm SENSE}$ . If this drop exceeds the overload comparator threshold, the amplifier output is quickly pulled low. It also causes the CT pin to begin charging with I3, a 3-mA current source (refer to Figure 2) and continue to charge until approximately 1-V below  $V_{\rm VCC}$ , where it is clamped. This allows a constant fault to show up on  $\overline{\rm FAULT}$  and since the voltage on CT charges past 2.5 V only in an overload fault condition, it can be used for detection of output N-channel MOSFET failure or to build redundancy into the system.

#### **ESTIMATING MINIMUM TIMING CAPACITANCE**

The startup time of the device may not exceed the fault time for the application. Since the timing capacitor,  $C_T$ , determines the fault time, its minimum value can be determined by calculating the startup time of the device. The startup time is dependent upon several external components. A load capacitor,  $C_{LOAD}$ , should be tied between VOUTS and GND. Its value should be greater than that of  $C_{PUMP}$ , the reservoir capacitor tied from VPUMP to VOUTS (see Figure 4). Given values of  $C_{LOAD}$ ,  $R_{LOAD}$ ,  $R_{SENSE}$ ,  $V_{VCC}$  and the resistors determining the voltage on IMAX, the user can calculate the approximate startup time of the node  $V_{OUT}$ . This time must be less than the time it takes for CT to charge to 2.5 V. Assuming the user has determined the fault current,  $R_{SENSE}$  can be calculated by:

$$R_{SENSE} = \frac{50 \text{ mV}}{I_{FAULT}} \tag{12}$$

 $I_{MAX}$  is the maximum current the UC3914 allows through the transistor, M1. During startup with an output capacitor, M1 can be modeled as a constant current source of value  $I_{MAX}$  using equation (4).

Given this information, calculation of startup time is now possible via the following:

Using a constant-current load model, use this equation:

$$T_{START} = \frac{\left(C_{LOAD} \times V_{VCC}\right)}{\left(I_{MAX} - I_{LOAD}\right)}$$
(13)

Using a resistive load model, use this equation:

$$T_{START} = -R_{LOAD} \times C_{LOAD} \times \ell n \left( 1 - \frac{V_{VCC}}{I_{MAX} \times R_{LOAD}} \right)$$
(14)



The only remaining external component which may affect the minimum timing capacitor is the optional power limiting resistor, R<sub>PL</sub>. If the addition of R<sub>PL</sub> is desirable, its value can be determined from the *Power Limiting* section of this datasheet. The minimum timing capacitor values are now given by the following equations.

Using a constant-current load model, use this equation:

$$CT_{min} = T_{START} \times \left[ \frac{10^{-4} \times R_{PL} + \left(\frac{V_{VCC}}{2}\right)}{2 \times R_{PL}} \right]$$
(15)

Using a resistive load model, use this equation:

$$CT_{(min)} = \frac{\left(10^{-4} \times R_{PL} + V_{VCC} - \left(I_{MAX} \times R_{LOAD}\right)\right) \times T_{START}}{2 \times R_{PL}} + \frac{V_{VCC}}{2 \times R_{PL}} \times R_{LOAD} \times C_{LOAD}$$
(16)

#### **OUTPUT CURRENT SOFTSTART**

The external MOSFET output current can be increased at a user-defined rate to ensure that the output voltage comes up in a controlled fashion by adding capacitor  $C_{SS}$ , as shown in Figure 5. The one constraint that the UC3914 places on the soft-start time is that the charge pump time constant must be much less than the soft-start time constant to ensure proper soft-start operation. The time constant determining the startup time of the charge pump is given by:

$$\tau_{CP} = R_{OUT} \times C_{PUMP} \tag{17}$$

ROLLT is the output impedance of the charge pump given by:

$$R_{OUT} = \frac{1}{f_{PUMP} \times C_{P}} \tag{18}$$

where  $f_{PUMP}$  is the charge pump frequency (125 kHz) and  $C_P = C_{P1} = C_{P2}$  are the charge pump flying capacitors. For typical values of  $C_{P1}$ ,  $C_{P2}$  and  $C_{PUMP}$  (0.01- $\mu$ F) and a switching frequency of 125 kHz, the output impedance is  $800\,\Omega$  and the charge pump time constant is 8  $\mu$ s. The charge pump should be close to being fully charged in 3 time constants or 24  $\mu$ s. By placing a capacitor from VCC to IMAX, the voltage at IMAX, which sets the maximum output current of the MOSFET, exponentially decays from VCC to the desired value set by R1 and R2. The output current of the MOSFET is controlled via soft-start as long as the soft-start time constant ( $\tau_{SS}$ ) is much greater than the charge pump time constant  $\tau_{CP}$ , given by:

$$\tau_{SS} = (R1 \parallel R2) \times C_{SS} \tag{19}$$



#### MINIMIZING TOTAL DROPOUT UNDER LOW VOLTAGE OPERATION

In a typical application, the UC3914 is used to control the output current of an external N-channel MOSFET during hot swapping situations. Once the load has been fully charged, the desired output voltage on the load,  $V_{OUT}$ , needs to be as close to VCC as possible to minimize total dropout. For a resistive load,  $R_{LOAD}$ , the output voltage is given by:

$$V_{OUT} = \frac{R_{LOAD}}{R_{LOAD} + R_{SENSE} + R_{DS(on)}} \times V_{VCC}$$
(20)

R<sub>SENSE</sub> sets the fault current, I<sub>FAULT</sub>. R<sub>DS(on)</sub>, the on-resistance of the N-channel MOSFET, should be made as small as possible to ensure  $V_{OUT}$  is as close to VCC as possible. For a given N-channel MOSFET, the manufacturer specifies the R<sub>DS(on)</sub> for a certain V<sub>GS</sub> (i. e., between 7 V to 10 V). The source potential of the N-channel MOSFET is  $V_{OUT}$ . In order to ensure sufficient  $V_{GS}$ , this requires the gate of the N-channel MOSFET, which is the output of the linear amplifier, to be many volts higher than  $V_{VCC}$ . The UC3914 provides the capability to generate this voltage through the addition of three capacitors,  $C_{P1}$ ,  $C_{P2}$  and  $C_{PUMP}$  as shown in Figure 6. These capacitors should be used in conjunction with the complementary output drivers and internal diodes included on-chip to create a charge pump or voltage tripler. The circuit boosts  $V_{VCC}$  by utilizing capacitors  $C_{P1}$ ,  $C_{P2}$  and  $C_{PUMP}$  in such a way that the voltage at VPUMP approximately equals three times the voltage at VCC minus five times the voltage drop of the diodes, almost tripling the input supply voltage to the device.

$$V_{VPUMP} = (3 \times V_{VCC}) - (5 \times V_{DIODE})$$
(21)

On each complete cycle,  $C_{P1}$  is charged to approximately  $(V_{VCC} - V_{DIODE})$  (unless VCC is greater than 15 V causing internal clamping to limit this charging voltage to about 13 V) when the output Q of the toggle flip-flop is low. When  $\overline{Q}$  is transitioned low (and Q correspondingly is brought high), the negative side of  $C_{P2}$  is pulled to ground, and  $C_{P1}$  charges  $C_{P2}$  up to approximately:

$$V_{CP2} = (2 \times V_{VCC}) - (3 \times V_{DIODE})$$
 (22)



Figure 5. MOSFET Softstart Diagram



Figure 6. Charge Pump Block Diagram



When  $\overline{Q}$  is toggled high, the negative side of CP2 is brought to  $(V_{CC} - V_{DIODE})$ . Since the voltage across a capacitor cannot change instantaneously with time, the positive side of the capacitor swings up to:

$$V_{PMPB} = 3 \times V_{CC} - 4 \times V_{DIODE}$$
 (23)

This charges CPUMP up to:

$$V_{CPUMP} = 3 \times V_{CC} - 5 \times V_{DIODE}$$
 (24)

The maximum output voltage of the linear amplifier is actually less than this because of the ability of the amplifier to swing to within approximately 1 V of V<sub>PUMP</sub>. Due to inefficiencies of the charge pump, the UC3914 may not have sufficient gate drive to fully enhance a standard power MOSFET when operating at input voltages below 7 V. Logic level MOSFETs could be used depending on the application but are limited by their lower current capability. For applications requiring operation below 7 V, there are two ways to increase the charge pump output voltage. Figure 7 shows the typical tripler of Figure 6 enhanced with three external schottky diodes. Placing the schottky diodes in parallel with the internal charge pump diodes decreases the voltage drop across each diode thereby increasing the overall efficiency and output voltage of the charge pump.

Figure 8 shows a way to use the existing drivers with external diodes (or Schottky diodes for even higher pump voltages but with additional cost) and capacitors to make a voltage quadrupler. The additional charge pump stage provides a sufficient pump voltage to generate the maximum  $V_{GS}$ :

$$V_{VPUMP} = 4 \times V_{CC} - 7 \times V_{DIODE}$$
 (25)



Figure 7. Enhanced Charge Pump



Figure 8. Low Voltage Operation to Produce Higher Pump Voltage



Operation is similar to the case described above. This additional circuitry is not necessary for higher input voltages because the UC3914 has internal clamping which only allows  $V_{PUMP}$  to be 10 V greater than  $V_{VOUTS}$ .

Table 3 characterizes the UCx914 charge pump in its standard configuration, with external schottky diodes, and configured as a voltage quadrupler.

**NOTE:** The voltage quadrupler is unnecessary for input voltages above 7.0 V due to the internal clamping action.

**EXTERNAL INPUT** INTERNAL **QUADRUPLER SCHOTTKY** VOLTAGE DIODES DIODES  $(V_{GS})$ (VCC) (VGS) (VGS) 4.5 4.57 6.8 8.7 7.9 5.0 8.8 5.80 5.5 6.60 8.6 8.9 6.0 7.60 8.8 9.0 6.5 8.70 8.8 9.0 7.0 8.80 9.0 9.0 9.0 9.20 9.4 9.1 10.0 9.30 9.4 9.3

**Table 3. Charge Pump Characteristics** 

# ICC SPECIFICATIONS

The  $I_{CC}$  operating measurement is actually a mathematical calculation. The charge pump voltage is constantly being monitored with respect to both  $V_{CC}$  and  $V_{OUTS}$  to determine whether the pump requires servicing. If there is insufficient voltage on this pin, the charge pump drivers are alternately switched to raise the voltage of the pump (see Figure 9). Once the voltage on the pump is high enough, the drivers and other charge pump related circuitry are shutdown to conserve current. The pump voltage decays due to internal loading until it reaches a low enough level to turn the drivers back on. The chip requires significantly different amounts of current during these two modes of operation and the following mathematical calculation is used to calculate the average current:

$$I_{CC} = \frac{I_{CCdrivers(on)} \times T_{ON} + I_{CCdrivers(off)} \times T_{OFF}}{T_{ON} + T_{OFF}}$$
(26)

Since the charge pump does not always require servicing, the user may think that the charge pump frequency is much less than the datasheet specification. This is not the case as the free-running frequency is guaranteed to be within the datasheet limits. The charge pump servicing frequency can make it appear as though the drivers are operating at a much lower frequency



Figure 9. Charge Pump Waveforms



**FAULT THRESHOLD VOLTAGE** 

JUNCTION TEMPERATURE

## **TYPICAL CHARACTERISTICS**

-48.0

-48.5



VFAULT - Fault Threshold - mV -49.0-49.5 -50.0-50.5 -51.0 -51.5 -52.0 5 65 125 -55 -25 35 95 T<sub>J</sub> – Junction Temperature – °C

Figure 10







Figure 12 Figure 13

### TYPICAL CHARACTERISTICS



## SAFETY RECOMMENDATIONS

Although the UC3914 is designed to provide system protection for all fault conditions, all integrated circuits can ultimately fail short. For this reason, if the UC3914 is intended for use in safety critical applications where UL® or some other safety rating is required, a redundant safety device such as a fuse should be placed in series with the device. The UC3914 prevents the fuse from blowing in virtually all fault conditions, increasing system reliability and reducing maintainence cost, in addition to providing the hot swap benefits of the device.



www.ti.com 13-Aug-2021

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| UC2914DW         | ACTIVE     | SOIC         | DW                 | 18   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC2914DW                | Samples |
| UC2914DWTR       | ACTIVE     | SOIC         | DW                 | 18   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC2914DW                | Samples |
| UC3914DW         | ACTIVE     | SOIC         | DW                 | 18   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC3914DW                | Samples |
| UC3914DWTR       | ACTIVE     | SOIC         | DW                 | 18   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC3914DW                | Samples |
| UC3914DWTRG4     | ACTIVE     | SOIC         | DW                 | 18   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC3914DW                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Aug-2021

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
| E | 30 | Dimension designed to accommodate the component length    |
| K | (0 | Dimension designed to accommodate the component thickness |
|   | Ν  | Overall width of the carrier tape                         |
| F | 21 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC2914DWTR | SOIC            | DW                 | 18 | 2000 | 330.0                    | 24.4                     | 10.9       | 12.0       | 2.7        | 12.0       | 24.0      | Q1               |
| UC3914DWTR | SOIC            | DW                 | 18 | 2000 | 330.0                    | 24.4                     | 10.9       | 12.0       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UC2914DWTR | SOIC         | DW              | 18   | 2000 | 367.0       | 367.0      | 45.0        |
| UC3914DWTR | SOIC         | DW              | 18   | 2000 | 367.0       | 367.0      | 45.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UC2914DW | DW           | SOIC         | 18   | 40  | 507    | 12.83  | 5080   | 6.6    |
| UC3914DW | DW           | SOIC         | 18   | 40  | 507    | 12.83  | 5080   | 6.6    |

DW (R-PDSO-G18)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AB.



# DW (R-PDSO-G18)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated