# Dual Bias Resistor Transistors

## NPN and PNP Silicon Surface Mount Transistors with Monolithic Bias Resistor Network

The BRT (Bias Resistor Transistor) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base–emitter resistor. These digital transistors are designed to replace a single device and its external resistor bias network. The BRT eliminates these individual components by integrating them into a single device. In the EMD5DXV6 series, two complementary BRT devices are housed in the SOT–563 package which is ideal for low power surface mount applications where board space is at a premium.

#### Features

- Simplifies Circuit Design
- Reduces Board Space
- Reduces Component Count
- Available in 8 mm, 7 inch Tape and Reel
- Lead Free Solder Plating
- These Devices are Pb-Free and are RoHS Compliant



# **ON Semiconductor®**

http://onsemi.com





SOT-563 CASE 463A

#### MARKING DIAGRAM



U5 = Specific Device Code

M = Month Code

= Pb–Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

| Device      | Package              | Shipping <sup>†</sup> |
|-------------|----------------------|-----------------------|
| EMD5DXV6T5G | SOT–563<br>(Pb–Free) | 8000 / Tape &<br>Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

**MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$  unless otherwise noted, common for  $Q_1$  and  $Q_2$ , – minus sign for  $Q_1$  (PNP) omitted)

| Rating                    | Symbol           | Value | Unit |
|---------------------------|------------------|-------|------|
| Collector-Base Voltage    | V <sub>CBO</sub> | 50    | Vdc  |
| Collector-Emitter Voltage | V <sub>CEO</sub> | 50    | Vdc  |
| Collector Current         | Ι <sub>C</sub>   | 100   | mAdc |

#### THERMAL CHARACTERISTICS

| Characteristic<br>(One Junction Heated)       |                                                  | Symbol                            | Max                                | Unit        |
|-----------------------------------------------|--------------------------------------------------|-----------------------------------|------------------------------------|-------------|
| Total Device Dissipation<br>Derate above 25°C | T <sub>A</sub> = 25°C                            | PD                                | 357<br>(Note 1)<br>2.9<br>(Note 1) | mW<br>mW/°C |
| Thermal Resistance                            | Junction-to-Ambient                              | R <sub>θJA</sub>                  | 350<br>(Note 1)                    | °C/W        |
|                                               | Characteristic<br>(Both Junctions Heated) Symbol |                                   | Max                                | Unit        |
| Total Device Dissipation<br>Derate above 25°C | T <sub>A</sub> = 25°C                            | PD                                | 500<br>(Note 1)<br>4.0<br>(Note 1) | mW<br>mW/°C |
| Thermal Resistance                            | Junction-to-Ambient                              | R <sub>0JA</sub>                  | 250<br>(Note 1)                    | °C/W        |
| Junction and Storage Temperature              |                                                  | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>+150                     | °C          |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. FR-4 @ Minimum Pad

#### **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted)

| ELECTRICAL CHARACTERISTICS (T <sub>A</sub> = 25°C unless otherw                                          |                      |      | <u> </u> | I    | 1    |
|----------------------------------------------------------------------------------------------------------|----------------------|------|----------|------|------|
| Characteristic                                                                                           | Symbol               | Min  | Тур      | Max  | Unit |
| Q1 TRANSISTOR: PNP                                                                                       |                      |      |          |      |      |
| OFF CHARACTERISTICS                                                                                      |                      |      |          |      |      |
| Collector-Base Cutoff Current ( $V_{CB}$ = 50 V, I <sub>E</sub> = 0)                                     | I <sub>CBO</sub>     | I    | -        | 100  | nAdc |
| Collector-Emitter Cutoff Current ( $V_{CB} = 50 \text{ V}, I_B = 0$ )                                    | I <sub>CEO</sub>     | -    | -        | 500  | nAdc |
| Emitter-Base Cutoff Current ( $V_{EB}$ = 6.0, $I_{C}$ = 5.0 mA)                                          | I <sub>EBO</sub>     | -    | -        | 1.0  | mAdc |
| ON CHARACTERISTICS                                                                                       |                      |      |          |      |      |
| Collector-Base Breakdown Voltage ( $I_C = 10 \ \mu A$ , $I_E = 0$ )                                      | V <sub>(BR)CBO</sub> | 50   | -        | -    | Vdc  |
| Collector-Emitter Breakdown Voltage ( $I_C = 2.0 \text{ mA}, I_B = 0$ )                                  | V <sub>(BR)CEO</sub> | 50   | -        | -    | Vdc  |
| DC Current Gain ( $V_{CE}$ = 10 V, I <sub>C</sub> = 5.0 mA)                                              | h <sub>FE</sub>      | 20   | 35       | -    | 1    |
| Collector–Emitter Saturation Voltage ( $I_C = 10 \text{ mA}, I_B = 0.3 \text{ mA}$ )                     | V <sub>CE(SAT)</sub> | -    | -        | 0.25 | Vdc  |
| Output Voltage (on) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 2.5 V, R <sub>L</sub> = 1.0 k $\Omega$ )  | V <sub>OL</sub>      | -    | -        | 0.2  | Vdc  |
| Output Voltage (off) (V_{CC} = 5.0 V, V_B = 0.5 V, R_L = 1.0 k\Omega)                                    | V <sub>OH</sub>      | 4.9  | -        | -    | Vdc  |
| Input Resistor                                                                                           | R1                   | 3.3  | 4.7      | 6.1  | kΩ   |
| Resistor Ratio                                                                                           | R1/R2                | 0.38 | 0.47     | 0.56 |      |
| Q2 TRANSISTOR: NPN                                                                                       |                      |      |          |      |      |
| OFF CHARACTERISTICS                                                                                      |                      |      |          |      |      |
| Collector-Base Cutoff Current ( $V_{CB} = 50 \text{ V}, I_E = 0$ )                                       | I <sub>CBO</sub>     | _    | -        | 100  | nAdc |
| Collector-Emitter Cutoff Current ( $V_{CB} = 50 \text{ V}, I_B = 0$ )                                    | I <sub>CEO</sub>     | _    | -        | 500  | nAdc |
| Emitter-Base Cutoff Current ( $V_{EB} = 6.0$ , $I_C = 5.0$ mA)                                           | I <sub>EBO</sub>     | _    | -        | 0.1  | mAdc |
| ON CHARACTERISTICS                                                                                       | -                    |      |          |      |      |
| Collector-Base Breakdown Voltage ( $I_C = 10 \ \mu A$ , $I_E = 0$ )                                      | V <sub>(BR)CBO</sub> | 50   | -        | -    | Vdc  |
| Collector-Emitter Breakdown Voltage ( $I_{C} = 2.0 \text{ mA}, I_{B} = 0$ )                              | V <sub>(BR)CEO</sub> | 50   | -        | -    | Vdc  |
| DC Current Gain (V <sub>CE</sub> = 10 V, $I_C$ = 5.0 mA)                                                 | h <sub>FE</sub>      | 80   | 140      | _    |      |
| Collector–Emitter Saturation Voltage ( $I_C = 10 \text{ mA}, I_B = 0.3 \text{ mA}$ )                     | V <sub>CE(SAT)</sub> | _    | -        | 0.25 | Vdc  |
| Output Voltage (on) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 2.5 V, R <sub>L</sub> = 1.0 k $\Omega$ )  | V <sub>OL</sub>      | _    | -        | 0.2  | Vdc  |
| Output Voltage (off) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 0.5 V, R <sub>L</sub> = 1.0 k $\Omega$ ) | V <sub>OH</sub>      | 4.9  | -        | -    | Vdc  |
| Input Resistor                                                                                           | R1                   | 33   | 47       | 61   | kΩ   |
|                                                                                                          |                      |      |          |      |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.



#### TYPICAL ELECTRICAL CHARACTERISTICS — EMD5DXV6 PNP TRANSISTOR



#### TYPICAL ELECTRICAL CHARACTERISTICS — EMD5DXV6 NPN TRANSISTOR





Figure 10. Input Voltage versus Output Current

6Х





SOT-563, 6 LEAD CASE 463A ISSUE H

DATE 26 JAN 2021

ALE 4:1

NDTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.

А

- 1. DIMENSIONING AND TOLERANCING PER A 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS DF BASE MATERIAL.



SIDE VIEW MILLIMETERS DIM MIN. NDM. MAX. 0.50 0.55 0.60 Α 0.17 0.22 0.27 b 0.08 0.13 0.18 С 1.50 1.60 1.70 D Ε 1.10 1.20 1.30 0.50 BSC e L 0.10 0.20 0.30  $\mathsf{H}_\mathsf{E}$ 1.50 1.60 1.70

 $\overline{}$ 

RECOMMENDED MOUNTING FOOTPRINT\* \* For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

|                              | 98AON11126D Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| DESCRIPTION: SOT-563, 6 LEAD | PAGE 1 OF 2                                                                                                                                                                                   |  |  |

ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.

| STYLE 1:                                                                                      | STYLE 2:                                                                                                    | STYLE 3:         |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------|
| PIN 1. EMITTER 1                                                                              | PIN 1. EMITTER 1                                                                                            | PIN 1. CATHIDE 1 |
| 2. BASE 1                                                                                     | 2. EMITTER 2                                                                                                | 2. CATHIDE 1     |
| 3. COLLECTOR 2                                                                                | 3. BASE 2                                                                                                   | 3. ANUDE/ANUDE 2 |
| 4. EMITTER 2                                                                                  | 4. COLLECTOR 2                                                                                              | 4. CATHIDE 2     |
| 5. BASE 2                                                                                     | 5. BASE 1                                                                                                   | 5. CATHIDE 2     |
| 6. COLLECTOR 1                                                                                | 6. COLLECTOR 1                                                                                              | 6. ANUDE/ANUDE 1 |
| STYLE 4:                                                                                      | STYLE 5:                                                                                                    | STYLE 6:         |
| PIN 1. COLLECTOR                                                                              | PIN 1. CATHEDE                                                                                              | PIN 1. CATHODE   |
| 2. COLLECTOR                                                                                  | 2. CATHEDE                                                                                                  | 2. ANODE         |
| 3. BASE                                                                                       | 3. ANEDE                                                                                                    | 3. CATHODE       |
| 4. EMITTER                                                                                    | 4. ANEDE                                                                                                    | 4. CATHODE       |
| 5. COLLECTOR                                                                                  | 5. CATHEDE                                                                                                  | 5. CATHODE       |
| 6. COLLECTOR                                                                                  | 6. CATHEDE                                                                                                  | 6. CATHODE       |
| STYLE 7:                                                                                      | STYLE 8:                                                                                                    | STYLE 9:         |
| PIN 1. CATHODE                                                                                | PIN 1. DRAIN                                                                                                | PIN 1. SDURCE 1  |
| 2. ANODE                                                                                      | 2. DRAIN                                                                                                    | 2. GATE 1        |
| 3. CATHODE                                                                                    | 3. GATE                                                                                                     | 3. DRAIN 2       |
| 4. CATHODE                                                                                    | 4. SDURCE                                                                                                   | 4. SDURCE 2      |
| 5. ANODE                                                                                      | 5. DRAIN                                                                                                    | 5. GATE 2        |
| 6. CATHODE                                                                                    | 6. DRAIN                                                                                                    | 6. DRAIN 1       |
| STYLE 10:<br>PIN 1. CATHIDE 1<br>2. N/C<br>3. CATHIDE 2<br>4. ANIDE 2<br>5. N/C<br>6. ANIDE 1 | STYLE 11:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 1<br>6. COLLECTOR 2 |                  |

6. COLLECTOR 2

DATE 26 JAN 2021

#### GENERIC **MARKING DIAGRAM\***



XX = Specific Device Code

M = Month Code

. = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON11126D     | 126D Electronic versions are uncontrolled except when accessed directly from the Document Repository.   Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-563, 6 LEAD |                                                                                                                                                                                         | PAGE 2 OF 2 |  |
|                  |                 |                                                                                                                                                                                         |             |  |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.

4. ANDDE 2 5. N/C 6. ANDDE 1

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative