

# **Integrated 3-Port 10/100 Managed Switch with PHYs**

## **Features**

#### **Advanced Switch Features**

- IEEE 802.1q VLAN Support for up to 16 Groups (Full Range of VLAN IDs)
- VLAN ID Tag/Untag Options, per Port Basis
- IEEE 802.1p/q Tag Insertion or Removal on a per Port Basis (Egress)
- Programmable Rate Limiting at the Ingress and Egress on a per Port Basis
- Broadcast Storm Protection with % Control (Global and per Port Basis)
- IEEE 802.1d Rapid Spanning Tree Protocol Support
- Tail Tag Mode (1 Byte Added before FCS)
   Support at Port 3 to Inform the Processor which Ingress Port Receives the Packet and its Priority
- Bypass Feature that Automatically Sustains the Switch Function between Port 1 and Port 2 when CPU (Port 3 Interface) goes to the Sleep Mode
- · Self-Address Filtering
- Individual MAC Address of Port 1 and Port 2 for MAC Address Filtering
- MAC MII Interface Supports both MAC Mode and PHY Mode
- IGMP Snooping (IPv4) Support for Multicast Packet Filtering
- IPv4/IPv6 QoS Support
- MAC Filtering Function to Forward Unknown Unicast Packets to Specified Port

# Comprehensive Configuration Register Access

- Serial Management Interface (SMI) to all Internal Registers
- MII Management (MIIM) Interface to PHY Registers
- High Speed SPI and I<sup>2</sup>C Interface to All Internal Registers
- I/O Pins Strapping and EEPROM to Program Selective Registers in Unmanaged Switch Mode
- Control Registers Configurable on the Fly (Port-Priority, 802.1p/d/q, AN...)

## **QoS/CoS Packet Prioritization Support**

- · Per Port, 802.1p, and DiffServ-Based
- · Remapping of 802.1p Priority Field per Port Basis
  - Four Priority Levels

# Proven Integrated 3-Port 10/100 Ethernet Switch

- 3rd Generation Switch with Three MACs and Two PHYs Fully Compliant with IEEE 802.3u Standard
- Non-Blocking Switch Fabric Ensures Fast Packet Delivery by Utilizing an 1K MAC Address Lookup Table and a Store-and-Forward Architecture
- Full-Duplex IEEE 802.3x Flow Control (PAUSE) with Force Mode Option
- · Half-Duplex Back Pressure Flow Control
- HP Auto MDI-X for Reliable Detection of and Correction for Straight through and Crossover Cables with Disable and Enable Option
- Microchip LinkMD<sup>®</sup> TDR Based Cable Diagnostics Permit Identification of Faulty Copper Cabling on Port 2, Activity, Full/Half-Duplex and 10/100 Speed
- · HBM ESD Rating ±3 kV

#### **Switch Monitoring Features**

- Port Mirroring/Monitoring/Sniffing: Ingress and/or Egress Traffic to any Port or MII
- MIB Counters for Fully Compliant Statistics Gathering 34 MIB Counters per Port
- LoopBack Modes for Remote Diagnostic of Failure

#### **Low Power Dissipation**

- Full Chip Hardware Power-Down (Register Configuration not Saved)
- Full Chip Software Power-Down (Register Configuration not Saved)
- Energy-Detect Mode Support
- · Dynamic Clock Tree Shutdown Feature
- Per Port Based Software Power-Save on PHY (Idle Link Detection, Register Configuration Preserved)
- Voltages: Single 3.3V Supply with Internal 1.8V LDO for 3.3V VDDIO
- · Optional 3.3V, 2.5V, and 1.8V for VDDIO
- Transceiver Power 3.3V for VDDA 3.3
- Industrial Temperature Range: –40°C to +125°C
- · Available in 64-Pin LQFP, Lead-Free Package

# **Applications**

- VoIP Phone
- · Set-Top/Game Box
- · Automotive
- Industrial Control
- IPTV POF
- · SOHO Residential Gateway
- Broadband Gateway / Firewall / VPN
- Integrated DSL/Cable Modem
- Wireless LAN Access Point + Gateway
- Standalone 10/100 Switch

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### **Frrata**

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- · Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

# KSZ8852HLE

# **Table of Contents**

| 1.0 Pin Description and Configuration   | 6  |
|-----------------------------------------|----|
| 2.0 Functional Description              | 13 |
| 3.0 Register Descriptions               | 39 |
| 4.0 Operational Characteristics         | 81 |
| 5.0 Electrical Characteristics          | 82 |
| 6.0 Timing Specifications               | 84 |
| 7.0 Selection of Isolation Transformers | 93 |
| 8.0 Package Outline                     |    |
| Appendix A: Data Sheet Revision History |    |
| The Microchip Web Site                  |    |
| Customer Change Notification Service    |    |
| Customer Support                        | 96 |
| Product Identification System           |    |

# 0.1 General Description

The KSZ8873MLLJ is the industrial version of the KSZ8873MLL that operates over the extended temperature range of -40°C to +125°C.

The KSZ8873MLLJ is a highly integrated 3-port switch on a chip IC. Low power consumption, advanced power management, QoS features (e.g., IPv6 priority classification support) enable a new generation of low port count, cost-sensitive, and power efficient 10/100 Mbps switch systems.

KSZ8873MLLJ provides two 10BASE-T/100BASE-TX transceiver ports and one MII interface. The device is available in a RoHS-compliant 64-pin LQFP package.

The KSZ8873MLLJ operates in extremely high temperature (+125°C) environments without degrading performance, and requires no heat sink to save system Bill of Materials (BOM) cost and reduce board stack-up.

FIGURE 0-1: KSZ8873MLLJ FUNCTIONAL DIAGRAM



# 1.0 PIN DESCRIPTION AND CONFIGURATION

FIGURE 1-1: 64-PIN LQFP ASSIGNMENT, (TOP VIEW)



TABLE 1-1: PIN DESCRIPTION AND I/O ASSIGNMENT

| Pin<br>Number | Pin Name                      | Type<br>(Note 1-1) | Description                                                                                                                                                                                                                                                    |  |
|---------------|-------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1             | RXM1                          | I/O                | Physical receive or transmit signal (– differential).                                                                                                                                                                                                          |  |
| 2             | RXP1                          | I/O                | Physical receive or transmit signal (+ differential).                                                                                                                                                                                                          |  |
| 3             | AGND                          | GND                | Analog ground.                                                                                                                                                                                                                                                 |  |
| 4             | TXM1                          | I/O                | Physical transmit or receive signal (– differential).                                                                                                                                                                                                          |  |
| 5             | TXP1                          | I/O                | Physical transmit or receive signal (+ differential).                                                                                                                                                                                                          |  |
| 6             | VDDA_3.3                      | Р                  | 3.3V analog V <sub>DD</sub>                                                                                                                                                                                                                                    |  |
| 7             | AGND                          | GND                | Analog ground.                                                                                                                                                                                                                                                 |  |
| 8             | ISET                          | 0                  | Set physical transmit output current. Pull-down this pin with a 11.8 kΩ 1% resistor to ground.                                                                                                                                                                 |  |
| 9             | VDD_A1.8                      | Р                  | 1.8V analog core power input from VDDCO (pin 56).                                                                                                                                                                                                              |  |
| 10            | RXM2                          | I/O                | Physical receive or transmit signal (– differential).                                                                                                                                                                                                          |  |
| 11            | RXP2                          | I/O                | Physical receive or transmit signal (+ differential).                                                                                                                                                                                                          |  |
| 12            | AGND                          | GND                | Analog ground.                                                                                                                                                                                                                                                 |  |
| 13            | TXM2                          | I/O                | Physical transmit or receive signal (– differential).                                                                                                                                                                                                          |  |
| 14            | TXP2                          | I/O                | Physical transmit or receive signal (+ differential).                                                                                                                                                                                                          |  |
| 15            | FXSD2                         | I                  | Floating or connect to analog ground by pull-down resistor.                                                                                                                                                                                                    |  |
| 16            | PWRND                         | IPU                | Chip power down input (active low).                                                                                                                                                                                                                            |  |
| 17            | X1                            | I                  | 25 or 50 MHz crystal/oscillator clock connections.                                                                                                                                                                                                             |  |
| 18            | X2                            | 0                  | Pins (X1, X2) connect to a crystal. If an oscillator is used, X1 connects to a 3.3V tolerant oscillator and X2 is a no connect.  Note: Clock is ±50 ppm for both crystal and oscillator, the clock should be applied to X1 pin before reset voltage goes high. |  |
| 19            | SMTXEN3                       | I                  | Switch MII transmit enable.                                                                                                                                                                                                                                    |  |
| 20            | SMTXD33/<br>EN_REF-<br>CLKO_3 | IPU/I              | Switch MII transmit data bit 3.                                                                                                                                                                                                                                |  |
| 21            | SMTXD32/<br>NC                | I                  | Switch MII transmit data bit 2.                                                                                                                                                                                                                                |  |
| 22            | SMTXD31                       | I                  | Switch MII transmit data bit 1.                                                                                                                                                                                                                                |  |
| 23            | SMTXD30                       | I                  | Switch MII transmit data bit 0.                                                                                                                                                                                                                                |  |
| 24            | GND                           | GND                | Digital ground.                                                                                                                                                                                                                                                |  |
| 25            | VDDIO                         | Р                  | 3.3V, 2.5V or 1.8V digital $V_{\rm DD}$ input power supply for IO with well decoupling capacitors.                                                                                                                                                             |  |
| 26            | SMTXC3/<br>REFCLKI_3          | I/O                | Switch MII transmit clock (MII modes only). Output in PHY MII mode and SNI mode. Input in MAC MII.                                                                                                                                                             |  |

TABLE 1-1: PIN DESCRIPTION AND I/O ASSIGNMENT (CONTINUED)

| Pin<br>Number | Pin Name               | Type<br>(Note 1-1) | Description                                                                                                                                                                                                                                                                                                                            |
|---------------|------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27            | SMTXER3/<br>MII_LINK_3 | IPD                | Switch MII transmit error in MII mode 0 = MII link indicator from host in MII PHY mode. 1 = No link on port 3 MII PHY mode and enable By-pass mode.                                                                                                                                                                                    |
| 28            | SMRXDV3                | IPU/O              | Switch MII receive data valid.  Strap option: MII mode selection PU = PHY mode. PD = MAC mode (In MAC mode, port 3 MII has to connect a powered active external PHY for the normal operation).                                                                                                                                         |
| 29            | SMRXD33/<br>REFCLKO_3  | IPU/O              | Switch MII receive data bit 3/ Strap option: enable auto-negotiation on port 2 (P2ANEN) PU = enable P2ANEN PD = disable P2ANEN                                                                                                                                                                                                         |
| 30            | SMRXD32                | IPU/O              | Switch MII receive data bit 2  Strap option: Force the speed on port 2  PU = force port 2 to 100BT if P2ANEN = 0  PD = force port 2 to 10BT if P2ANEN = 0                                                                                                                                                                              |
| 31            | SMRXD31                | IPU/O              | Switch MII receive data bit 1  Strap option: Force duplex mode (P2DPX)  PU = port 2 default to full-duplex mode if P2ANEN = 1 and autonegotiation fails. Force port 2 in full-duplex mode if P2ANEN = 0.  PD = Port 2 set to half duplex mode if P2ANEN = 1 and autonegotiation fails. Force port 2 in half-duplex mode if P2ANEN = 0. |
| 32            | GND                    | GND                | Digital ground.                                                                                                                                                                                                                                                                                                                        |
| 33            | SMRXD30                | IPU/O              | Switch MII receive data bit 0 Strap option: Force flow control on port 2 (P2FFC) PU = always enable (force) port 2 flow control feature, regardless of Auto- Negotiation result. PD = port 2 flow control is enabled by auto- negotiation result.                                                                                      |
| 34            | SCRS3/<br>NC           | I/O                | Switch MII carrier sense<br>Internal pull up.                                                                                                                                                                                                                                                                                          |
| 35            | SCOL3/<br>NC           | I/O                | Switch MII collision detect<br>Internal pull up.                                                                                                                                                                                                                                                                                       |
| 36            | SMRXC3/<br>NC          | I/O                | Switch MII receive clock. Output in PHY MII mode Input in MAC MII mode.                                                                                                                                                                                                                                                                |
| 37            | GND                    | GND                | Digital ground.                                                                                                                                                                                                                                                                                                                        |
| 38            | VDDC                   | Р                  | 1.8V digital core power input from VDDCO (pin 56).                                                                                                                                                                                                                                                                                     |
| 39            | SPIQ                   | IPU/O              | SPI slave mode: serial data output Note: an external pull-up is needed on this pin when it is in use.                                                                                                                                                                                                                                  |
| 40            | SPISN                  | I                  | SPI slave mode: chip select (active-low) When SPISN is high, the KSZ8873MLLJ is deselected and SPIQ is held in high impedance state. A high-to-low transition is used to initiate SPI data transfer. Note: an external pull-up is needed on this pin when it is in use.                                                                |

TABLE 1-1: PIN DESCRIPTION AND I/O ASSIGNMENT (CONTINUED)

| Pin<br>Number | Pin Name | Type<br>(Note 1-1) | Description                                                                                                                                                                                                                                                                                                                                 |
|---------------|----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 41            | INTRN    | OPU                | Interrupt Active-Low signal to host CPU to indicate an interrupt status bit is set when lost link. Refer to register 187 and 188.                                                                                                                                                                                                           |
| 42            | SCL_MDC  | I/O                | SPI slave mode / I <sup>2</sup> C slave mode: clock input I <sup>2</sup> C master mode: clock output MIIM clock input                                                                                                                                                                                                                       |
| 43            | SDA_MDIO | I/O                | SPI slave mode: serial data input I <sup>2</sup> C master/slave mode: serial data input/output MIIM: data input/out Note: an external pull-up is needed on this pin when it is in use.                                                                                                                                                      |
| 44            | NC       | NC                 | Unused pin, only this NC pin can be pulled down by a pull-down resistor for better EMI.                                                                                                                                                                                                                                                     |
| 45            | P1ANEN   | IPU/O              | PU = enable auto-negotiation on port 1<br>PD = disable auto-negotiation on port 1                                                                                                                                                                                                                                                           |
| 46            | P1SPD    | IPU/O              | PU = force port 1 to 100 BT if P1ANEN = 0<br>PD = force port 1 to 10 BT if P1ANEN = 0                                                                                                                                                                                                                                                       |
| 47            | P1DPX    | IPU/O              | PU = port 1 default to full- duplex mode if P1ANEN = 1 and autonegotiation fails. Force port 1 in full-duplex mode if P1ANEN = 0. PD = port 1 default to half-duplex mode if P1ANEN = 1 and autonegotiation fails. Force port 1 in half-duplex mode if P1ANEN = 0.                                                                          |
| 48            | GND      | GND                | Digital ground.                                                                                                                                                                                                                                                                                                                             |
| 49            | VDDC     | Р                  | 1.8V digital core power input from VDDCO (pin 56).                                                                                                                                                                                                                                                                                          |
| 50            | P1FFC    | IPU/O              | PU = always enable (force) port 1 flow control feature. PD = port 1 flow control feature enable is determined by auto negotiation result.                                                                                                                                                                                                   |
| 51            | P3SPD    | IPD/O              | This pin can be used in two ways; as the pin to input a low voltage to the device if the internal low voltage regulator is not used, or as the low voltage output if the internal low voltage regulator is used.                                                                                                                            |
| 52            | NC       | NC                 | Unused pin. No external connection.                                                                                                                                                                                                                                                                                                         |
| 53            | NC       | NC                 | Unused pin. No external connection.                                                                                                                                                                                                                                                                                                         |
| 54            | VDDIO    | Р                  | 3.3V, 2.5V or 1.8V digital VDD input power supply for IO with well decoupling capacitors.                                                                                                                                                                                                                                                   |
| 55            | GND      | GND                | Digital ground.                                                                                                                                                                                                                                                                                                                             |
| 56            | VDDCO    | Р                  | 1.8V core power voltage output (internal 1.8V LDO regulator output), this 1.8V output pin provides power to both VDDA_1.8 and VDDC input pins.  Note: Internally 1.8V LDO regulator input comes from VDDIO. Do not connect an external power supply to VDDCO pin. The ferrite bead is requested between analog and digital 1.8V core power. |
| 57            | NC       | NC                 | Unused pin. No external connection.                                                                                                                                                                                                                                                                                                         |
|               |          |                    |                                                                                                                                                                                                                                                                                                                                             |

# TABLE 1-1: PIN DESCRIPTION AND I/O ASSIGNMENT (CONTINUED)

| Pin<br>Number | Pin Name | Type<br>(Note 1-1) | l lescription                                                                                                                                                                                                                                                                                            |  |
|---------------|----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 58            | P1LED1   | IPD/O              | Port 1 LED Indicators:  Default: Speed (refer to register 195 bit[5:4])  Strap option: Port 3 flow control selection(P3FFC)  PU = always enable (force) port 3 flow control feature (default)  PD = disable                                                                                              |  |
| 59            | P1LED0   | IPU/O              | Port 1 LED Indicators: Default: Link/Act. (refer to register 195 bit[5:4]) Strap option: Port 3 duplex mode selection(P3DPX) PU = port 3 to half-duplex mode PD = port 3 to full-duplex mode (default) Note: P1LED0 has weaker internal pull-down, recommend an external pull-down by a 0.5 kΩ resistor. |  |

TABLE 1-1: PIN DESCRIPTION AND I/O ASSIGNMENT (CONTINUED)

| Pin<br>Number | Pin Name | Type<br>(Note 1-1) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Description                                                    |                                        |  |
|---------------|----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------|--|
|               |          |                    | Port 2 LED Indicators:  Default: Speed (refer to register 195 bit[5:4])  Strap option: Serial bus configuration  Port 2 LED Indicators:  Default: Link/Act. (refer to register 195 bit[5:4])  Strap option: Serial bus configuration  Serial bus configuration pins to select mode of access to  KSZ8873MLLJ internal registers.  [P2LED1, P2LED0] = [0, 0] — I <sup>2</sup> C master (EEPROM) mode  (If EEPROM is not detected, the KSZ8873MLLJ will be configured with the default values of its internal registers and the values of its strap-in pins.) |                                                                |                                        |  |
|               |          |                    | Interface Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Туре                                                           | Description                            |  |
|               |          |                    | SPIQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                              | Not used (tri-stated)                  |  |
|               |          |                    | SCL_MDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                              | I <sup>2</sup> C clock                 |  |
|               |          |                    | SDA_MDIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I/O                                                            | I <sup>2</sup> C data I/O              |  |
|               |          |                    | SPISN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I                                                              | Not used                               |  |
| 60            | P2LED1   | IPU/O              | [P2LED1, P2LED0] = [ The external I2C maste The KSZ8873MLLJ dev 1011_1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | er will drive the SCL_M                                        |                                        |  |
|               |          |                    | Interface Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Туре                                                           | Description                            |  |
|               |          |                    | SPIQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                              | Not used (tri-stated)                  |  |
|               |          |                    | SCL_MDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                              | I <sup>2</sup> C clock                 |  |
|               |          |                    | SDA_MDIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I/O                                                            | I <sup>2</sup> C data I/O              |  |
|               |          |                    | SPISN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I                                                              | Not used                               |  |
|               |          |                    | SPISN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I                                                              | Not used                               |  |
|               |          |                    | [P2LED1, P2LED0] = [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1, 0] — SPI slave mo                                           | de                                     |  |
|               |          |                    | Interface Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Туре                                                           | Description                            |  |
|               |          |                    | SPIQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | О                                                              | SPI data out                           |  |
|               |          |                    | SCL_MDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | I                                                              | SPI clock                              |  |
|               |          |                    | SDA_MDIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I                                                              | SPI data in                            |  |
|               |          |                    | SPISN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I                                                              | SPI chip select                        |  |
|               |          |                    | [P2LED1, P2LED0] = [<br>In SMI mode, the KSZ8<br>bit registers through its<br>In MIIM mode, the KSZ<br>registers through its SD                                                                                                                                                                                                                                                                                                                                                                                                                             | 873MLLJ provides ac<br>SCL_MDC and SDA_<br>8873MLLJ provides a | MDIO pins.<br>ccess to its 16-bit MIIM |  |

# TABLE 1-1: PIN DESCRIPTION AND I/O ASSIGNMENT (CONTINUED)

| Pin<br>Number | Pin Name |       | Description                                                                                          |
|---------------|----------|-------|------------------------------------------------------------------------------------------------------|
| 61            | P2LED0   | IPU/O |                                                                                                      |
| 62            | RSTN     | IPU   | Hardware reset pin (active-low).                                                                     |
| 63            | FXSD1    | I     | Floating or connect to analog ground by pull-down resistor.                                          |
| 64            | VDDA_1.8 | Р     | 1.8V analog VDD input power supply from VDDCO (pin 56) through external Ferrite bead and capacitors. |

Note 1-1 P = Power supply;

GND = Ground;

I = Input; O = Output; I/O = Bi-directional;

IPU/O = Input with internal pull-up during power-up/reset; output pin otherwise.

IPU = Input with internal pull-up.
IPD = Input with internal pull-down.
OPU = Output with internal pull-up.
OPD = Output with internal pull-down.

Note 1-2 Speed: Low (100BASE-TX), High (10BASE-T)

Full-Duplex: Low (full-duplex), High (half-duplex)

Act: Toggle (transmit / receive activity)
Link: Low (link), High (no link)

# 2.0 FUNCTIONAL DESCRIPTION

The KSZ8873MLLJ contains two 10/100 physical layer transceivers and three MAC units with an integrated Layer 2 managed switch.

The KSZ8873MLLJ has the flexibility to reside in either a managed or unmanaged design. In a managed design, the host processor has complete control of the KSZ8873MLLJ via the SMI interface, MIIM interface, SPI bus, or I<sup>2</sup>C bus. An unmanaged design is achieved through I/O strapping and/or EEPROM programming at system reset time.

On the media side, the KSZ8873MLLJ supports IEEE 802.3 10BASE-T and 100BASE-TX on both PHY ports. Physical signal transmission and reception are enhanced through the use of patented analog circuitries that make the design more efficient and allow for lower power consumption and smaller chip die size.

# 2.1 Functional Overview: Physical Layer Transceiver

### 2.1.1 100BASE-TX TRANSMIT

The 100BASE-TX transmit function performs parallel-to-serial conversion, 4B/5B coding, scrambling, NRZ-to-NRZI conversion, and MLT3 encoding and transmission.

The circuitry starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125 MHz serial bit stream. The data and control stream is then converted into 4B/5B coding, followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output. The output current is set by an external 1% 11.8  $k\Omega$  resistor for the 1:1 transformer ratio.

The output signal has a typical rise/fall time of 4 ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot, and timing jitter. The wave-shaped 10BASE-T output is also incorporated into the 100BASE-TX transmitter.

### 2.1.2 100BASE-TX RECEIVE

The 100BASE-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion.

The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Since the amplitude loss and phase distortion is a function of the cable length, the equalizer must adjust its characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, and then tunes itself for optimization. This is an ongoing process and self adjusts against environmental changes such as temperature variations.

Next, the equalized signal goes through a DC restoration and data conversion block. The DC restoration circuit is used to compensate for the effect of baseline wander and to improve the dynamic range. The differential data conversion circuit converts the MLT3 format back to NRZI. The slicing threshold is also adaptive.

The clock recovery circuit extracts the 125 MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/5B decoder. Finally, the NRZ serial data is converted to the MII format and provided as the input data to the MAC.

# 2.1.3 PLL CLOCK SYNTHESIZER

The KSZ8873MLLJ generates 125 MHz, 62.5 MHz, and 31.25 MHz clocks for system timing. Internal clocks are generated from an external 25 MHz or 50 MHz crystal or oscillator.

## 2.1.4 SCRAMBLER/DE-SCRAMBLER (100BASE-TX ONLY)

The purpose of the scrambler is to spread the power spectrum of the signal to reduce electromagnetic interference (EMI) and baseline wander. Transmitted data is scrambled through the use of an 11-bit wide linear feedback shift register (LFSR). The scrambler generates a 2047-bit non-repetitive sequence, and the receiver then de-scrambles the incoming data stream using the same sequence as at the transmitter.

# 2.1.5 10BASE-T TRANSMIT

The 10BASE-T driver is incorporated with the 100BASE-TX driver to allow for transmission using the same magnetics. They are internally wave shaped and pre-emphasized into outputs with a typical 2.3V amplitude. The harmonic contents are at least 27 dB below the fundamental frequency when driven by an all-ones Manchester-encoded signal.

#### 2.1.6 10BASE-T RECEIVE

On the receive side, input buffers and level detecting squelch circuits are employed. A differential input receiver circuit and a phase-locked loop (PLL) perform the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 400 mV or with short pulse widths to prevent noise at the RXP-or-RXM input from falsely triggering the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the KSZ8873MLLJ decodes a data frame. The receiver clock is maintained active during idle periods in between data reception.

### 2.1.7 MDI/MDI-X AUTO CROSSOVER

To eliminate the need for crossover cables between similar devices, the KSZ8873MLLJ supports HP Auto MDI/MDI-X and IEEE 802.3u standard MDI/MDI-X auto crossover. HP Auto MDI/MDI-X is the default.

The auto-sense function detects remote transmit and receive pairs and correctly assigns transmit and receive pairs for the KSZ8873MLLJ device. This feature is extremely useful when end users are unaware of cable types, and also, saves on an additional uplink configuration connection. The auto-crossover feature can be disabled through the port control registers, or MIIM PHY registers.

The IEEE 802.3u standard MDI and MDI-X definitions are:

TABLE 2-1: MDI/MDI-X PIN DEFINITIONS

| 1         | MDI    | МС        | OI-X   |
|-----------|--------|-----------|--------|
| RJ-45 Pin | Signal | RJ-45 Pin | Signal |
| 1         | TD+    | 1         | RD+    |
| 2         | TD-    | 2         | RD-    |
| 3         | RD+    | 3         | TD+    |
| 6         | RD-    | 6         | TD-    |

#### 2.1.8 STRAIGHT CABLE

A straight cable connects an MDI device to an MDI-X device or an MDI-X device to an MDI device. Figure 2-1 shows a typical straight cable connection between a network interface card (NIC) and a switch, or hub (MDI-X).

FIGURE 2-1: TYPICAL STRAIGHT CABLE CONNECTION



# 2.1.9 CROSSOVER CABLE

A crossover cable connects an MDI device to another MDI device, or an MDI-X device to another MDI-X device. Figure 2-2 shows a typical crossover cable connection between two chips or hubs (two MDI-X devices).

FIGURE 2-2: TYPICAL CROSSOVER CABLE CONNECTION



# 2.2 Auto-Negotiation

The KSZ8873MLLJ conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3u specification. Auto-negotiation allows unshielded twisted pair (UTP) link partners to select the best common mode of operation. In auto-negotiation, link partners advertise their capabilities across the link to each other. If auto-negotiation is not supported or the KSZ8873MLLJ link partner is forced to bypass auto-negotiation, the KSZ8873MLLJ sets its operating mode by observing the signal at its receiver. This is known as parallel detection, and allows the KSZ8873MLLJ to establish link by listening for a fixed signal protocol in the absence of auto-negotiation advertisement protocol.

The link up process is shown in Figure 2-3.



#### FIGURE 2-3: AUTO-NEGOTIATION AND PARALLEL OPERATION

# 2.3 LINK MD<sup>®</sup> Cable Diagnostics

KSZ8873MLLJ supports LINK MD<sup>®</sup>. The LINK MD<sup>®</sup> feature utilizes time domain reflectometry (TDR) to analyze the cabling plant for common cabling problems such as open circuits, short circuits, and impedance mismatches.

LINK MD<sup>®</sup> works by sending a pulse of known amplitude and duration down the MDI and MDI-X pairs and then analyzes the shape of the reflected signal. Timing the pulse duration gives an indication of the distance to the cabling fault. Internal circuitry displays the TDR information in a user readable digital format.

Note: Cable diagnostics are only valid for copper connections and do not support fiber optic operation.

#### 2.3.1 ACCESS

LINK MD<sup>®</sup> is initiated by accessing the PHY special control/status registers {26, 42} and the LinkMD result registers {27, 43} for ports 1 and 2 respectively; and in conjunction with the port registers control 13 for ports 1 and 2 respectively to disable Auto-MDI/MDIX.

Alternatively, the MIIM PHY registers 0 and 29 can be used for LINK MD® access.

## 2.3.2 USAGE

The following is a sample procedure for using LINK MD® with registers {42,43,45} on port 2.

- 1. Disable auto-MDI/MDI-X by writing a '1' to register 45, bit [2] to enable manual control over the differential pair used to transmit the LINK  $MD^{@}$  pulse.
- 2. Start cable diagnostic test by writing a '1' to register 42, bit [4]. This enable bit is self-clearing.
- 3. Wait (poll) for register 42, bit [4] to return a '0', indicating cable diagnostic test is completed.
- 00 = normal condition (valid test)
- 01 = open condition detected in cable (valid test)

- 10 = short condition detected in cable (valid test)
- 11 = cable diagnostic test failed (invalid test)

The '11' case, invalid test, occurs when the KSZ8873MLLJ is unable to shut down the link partner. In this instance, the test is not run, because it would be impossible for the KSZ8873MLLJ to determine if the detected signal is a reflection of the signal generated or a signal from another source.

4. Get distance to fault by concatenating register 42, bit [0] and register 43, bits [7:0]; and multiplying the result by a constant of 0.4. The distance to the cable fault can be determined by the following formula:

#### D (distance to cable fault) = $0.4 \times \{(register 26, bit [0]), (register 27, bits [7:0])\}$

D (distance to cable fault) is expressed in meters.

Concatenated value of registers 42 and 43 is converted to decimal before multiplying by 0.4.

The constant (0.4) may be calibrated for different cabling conditions, including cables with a velocity of propagation that varies significantly from the norm.

## 2.4 Functional Overview: Power Management

The KSZ8873MLLJ supports enhanced power management feature in low power state with energy detection to ensure low-power dissipation during device idle periods. There are five operation modes under the power management function which is controlled by two bits in Register 195 (0xC3) and one bit in Register 29 (0x1D),45 (0x2D) as shown below:

- Register 195 bit[1:0] = 00 Normal Operation Mode
- Register 195 bit[1:0] = 01 Energy Detect Mode
- Register 195 bit[1:0] = 10 Soft Power Down Mode
- Register 195 bit[1:0] = 11 Power Saving Mode
- Register 29,45 bit 3 = 1 Port Based Power Down Mode

Table 2-2 indicates all internal function blocks status under four different power management operation modes.

| TABLE 2-2: | IN | TERNAL | FUNCTIO | N BLOCK | STATUS |
|------------|----|--------|---------|---------|--------|
|            |    |        |         |         |        |

| KSZ8873MLLJ        | Power Management Operation Modes |                          |                           |                      |  |  |
|--------------------|----------------------------------|--------------------------|---------------------------|----------------------|--|--|
| Function Blocks    | Normal Mode                      | Power Saving Mode        | <b>Energy Detect Mode</b> | Soft Power Down Mode |  |  |
| Internal PLL Clock | Enabled                          | Enabled                  | Disabled                  | Disabled             |  |  |
| Tx/Rx PHY          | Enabled                          | Rx unused block disabled | Energy detect at Rx       | Disabled             |  |  |
| MAC                | Enabled                          | Enabled                  | Disabled                  | Disabled             |  |  |
| Host Interface     | Enabled                          | Enabled                  | Disabled                  | Disabled             |  |  |

# 2.4.1 NORMAL OPERATION MODE

This is the default setting bit[1:0] = 00 in register 195 after the chip power-up or hardware reset. When KSZ8873MLLJ is in this normal operation mode, all PLL clocks are running, PHY and MAC are on and the host interface is ready for CPU read or write.

During the normal operation mode, the host CPU can set the bit[1:0] in register 195 to transit the current normal operation mode to any one of the other three power management operation modes.

#### 2.4.2 ENERGY DETECT MODE

The energy detect mode provides a mechanism to save more power than in the normal operation mode when the KSZ8873MLLJ is not connected to an active link partner. In this mode, the device will save up to 50% of the power. If the cable is not plugged, the KSZ8873MLLJ can automatically enter to a low power state, also known as, the energy detect mode. In this mode, KSZ8873MLLJ will keep transmitting 120 ns width pulses at 1 pulse/s rate. Once activity resumes due to plugging a cable or attempting by the far end to establish link, the KSZ8873MLLJ can automatically power up to normal power state in energy detect mode.

Energy detect mode consists of two states, normal power state and low power state. While in low power state, the KSZ8873MLLJ reduces power consumption by disabling all circuitry except the energy detect circuitry of the receiver. The energy detect mode is entered by setting bit[1:0] = 01 in register 195. When the KSZ8873MLLJ is in this mode, it will monitor the cable energy. If there is no energy on the cable for a time longer than pre-configured value at bit[7:0]

Go-Sleep time in register 196, KSZ8873MLLJ will go into a low power state. When KSZ8873MLLJ is in low power state, it will keep monitoring the cable energy. Once the energy is detected from the cable, KSZ8873MLLJ will enter normal power state. When KSZ8873MLLJ is at normal power state, it is able to transmit or receive packet from the cable.

It will save about 87% of the power when MII interface is in PHY mode, pin SMTXER3/MII\_LINK\_3 is connected to High, register 195 bit [1:0] = 01, bit 2 = 1(Disable PLL), not cables are connected.

### 2.4.3 SOFT POWER DOWN MODE

The soft power down mode is entered by setting bit[1:0] = 10 in register 195. When KSZ8873MLLJ is in this mode, all PLL clocks are disabled, the PHY and the MAC are off, all internal registers value will not change. When the host set bit[1:0] = 00 in register 195, this device will be back from current soft power down mode to normal operation mode.

#### 2.4.4 POWER SAVING MODE

The power saving mode is entered when auto-negotiation mode is enabled, cable is disconnected, and by setting bit[1:0] = 11 in register 195. When KSZ8873MLLJ is in this mode, all PLL clocks are enabled, MAC is on, all internal registers value will not change, and host interface is ready for CPU read or write. In this mode, it mainly controls the PHY transceiver on or off based on line status to achieve power saving. The PHY remains transmitting and only turns off the unused receiver block. Once activity resumes due to plugging a cable or attempting by the far end to establish link, the KSZ8873MLLJ can automatically enabled the PHY power up to normal power state from power saving mode.

During this power saving mode, the host CPU can set bit[1:0] = 0 in register 195 to transit the current power saving mode to any one of the other three power management operation modes.

### 2.4.5 PORT BASED POWER DOWN MODE

In addition, the KSZ8873MLLJ features a per-port power down mode. To save power, a PHY port that is not in use can be powered down via port control register 29 or 45 bit 3, or MIIM PHY register. It will saves about 15 mA per port.

#### 2.4.6 HARDWARE POWER DOWN

KSZ8873 supports a hardware power down mode. When the pin PWRDN is active-low, the entire chip is powered down.

# 2.5 Functional Overview: MAC and Switch

# 2.5.1 ADDRESS LOOKUP

The internal lookup table stores MAC addresses and their associated information. It contains a 1K unicast address table plus switching information.

The KSZ8873MLLJ is guaranteed to learn 1K addresses and distinguishes itself from hash-based lookup tables, which depending on the operating environment and probabilities, may not guarantee the absolute number of addresses it can learn.

## 2.5.2 LEARNING

The internal lookup engine updates its table with a new entry if the following conditions are met:

- · The received packet's Source Address (SA) does not exist in the lookup table.
- The received packet is good; the packet has no receiving errors, and is of legal length.

The lookup engine inserts the qualified SA into the table, along with the port number and time stamp. If the table is full, the last entry of the table is deleted to make room for the new entry.

### 2.5.3 MIGRATION

The internal lookup engine also monitors whether a station has moved. If a station has moved, it will update the table accordingly. Migration happens when the following conditions are met:

- The received packet's SA is in the table but the associated source port information is different.
- · The received packet is good; the packet has no receiving errors, and is of legal length.

The lookup engine will update the existing record in the table with the new source port information.

### 2.5.4 AGING

The lookup engine updates the time stamp information of a record whenever the corresponding SA appears. The time stamp is used in the aging process. If a record is not updated for a period of time, the lookup engine removes the record from the table. The lookup engine constantly performs the aging process and will continuously remove aging records. The aging period is about 200 seconds. This feature can be enabled or disabled through register 3 (0x03) bit [2].

# 2.5.5 FORWARDING

The KSZ8873MLLJ forwards packets using the algorithm that is depicted in the following flowcharts. Figure 2-4 shows stage one of the forwarding algorithm where the search engine looks up the VLAN ID, static table, and dynamic table for the destination address, and comes up with "port to forward 1" (PTF1). PTF1 is then further modified by spanning tree, IGMP snooping, port mirroring, and port VLAN processes to come up with "port to forward 2" (PTF2), as shown in Figure 2-5. The packet is sent to PTF2.

FIGURE 2-4: DESTINATION ADDRESS LOOKUP FLOW CHART IN STAGE ONE





FIGURE 2-5: DESTINATION ADDRESS RESOLUTION FLOW CHART IN STAGE TWO

The KSZ8873MLLJ will not forward the following packets:

If a frame is successfully transmitted, then the minimum 96-bit time for IPG is measured between two consecutive packets. If the current packet is experiencing collisions, the minimum 96-bit time for IPG is measured from carrier sense (CRS) to the next transmit packet.

- · Error packets
- These include framing errors, Frame Check Sequence (FCS) errors, alignment errors, and illegal size packet errors.
- IEEE802.3x PAUSE frames
  - KSZ8873MLLJ intercepts these packets and performs full duplex flow control accordingly.
- "Local" packets
- Based on destination address (DA) lookup. If the destination port from the lookup table matches the port from which the packet originated, the packet is defined as "local."

#### 2.5.6 SWITCHING ENGINE

The KSZ8873MLLJ features a high-performance switching engine to move data to and from the MACs' packet buffers. It operates in store and forward mode, while the efficient switching mechanism reduces overall latency.

The switching engine has a 32 kB internal frame buffer. This buffer pool is shared between all three ports. There are a total of 256 buffers available. Each buffer is sized at 128 bytes.

#### 2.5.7 MAC OPERATION

The KSZ8873MLLJ strictly abides by IEEE 802.3 standards to maximize compatibility.

#### 2.5.7.1 Inter Packet Gap (IPG)

If a frame is successfully transmitted, the 96 bits time IPG is measured between the two consecutive MTXEN. If the current packet is experiencing collision, the 96 bits time IPG is measured from MCRS and the next MTXEN.

#### 2.5.7.2 Back-Off Algorithm

The KSZ8873MLLJ implements the IEEE 802.3 standard for the binary exponential back-off algorithm, and optional "aggressive mode" back-off. After 16 collisions, the packet is optionally dropped depending on the switch configuration for register 4 (0x04) bit [3].

#### 2.5.7.3 Late Collision

If a transmit packet experiences collisions after 512 bit times of the transmission, the packet is dropped.

# 2.5.7.4 Illegal Frames

The KSZ8873MLLJ discards frames less than 64 bytes, and can be programmed to accept frames up to 1518 bytes, 1536 bytes or 1916 bytes. These maximum frame size settings are programmed in register 4 (0x04). Because the KSZ8873MLLJ supports VLAN tags, the maximum sizing is adjusted when these tags are present.

### 2.5.7.5 Full-Duplex Flow Control

The KSZ8873MLLJ supports standard IEEE 802.3x flow control frames on both transmit and receive sides.

On the receive side, if the KSZ8873MLLJ receives a pause control frame, the KSZ8873MLLJ will not transmit the next normal frame until the timer, specified in the pause control frame, expires. If another pause frame is received before the current timer expires, the timer will be updated with the new value in the second pause frame. During this period (while it is flow controlled), only flow control packets from the KSZ8873MLLJ are transmitted.

On the transmit side, the KSZ8873MLLJ has intelligent and efficient ways to determine when to invoke flow control. The flow control is based on availability of the system resources, including available buffers, available transmit queues and available receive queues.

The KSZ8873MLLJ will flow control a port that has just received a packet if the destination port resource is busy. The KSZ8873MLLJ issues a flow control frame (XOFF), containing the maximum pause time defined by the IEEE 802.3x standard. Once the resource is freed up, the KSZ8873MLLJ sends out the other flow control frame (XON) with zero pause time to turn off the flow control (turn on transmission to the port). A hysteresis feature is provided to prevent the flow control mechanism from being constantly activated and deactivated.

The KSZ8873MLLJ flow controls all ports if the receive queue becomes full.

### 2.5.7.6 Half-Duplex Backpressure

A half-duplex backpressure option (not in IEEE 802.3 standards) is also provided. The activation and deactivation conditions are the same as full duplex flow control. If backpressure is required, the KSZ8873MLLJ sends preambles to defer the other stations' transmission (carrier sense deference).

To avoid jabber and excessive deference (as defined in the 802.3 standard), after a certain time, the KSZ8873MLLJ discontinues the carrier sense and then raises it again quickly. This short silent time (no carrier sense) prevents other stations from sending out packets thus keeping other stations in a carrier sense deferred state. If the port has packets to send during a backpressure situation, the carrier sense type backpressure is interrupted and those packets are transmitted instead. If there are no additional packets to send, carrier sense type backpressure is reactivated again until switch resources free up. If a collision occurs, the binary exponential back-off algorithm is skipped and carrier sense is generated immediately, thus reducing the chance of further collisions and carrier sense is maintained to prevent packet reception.

To ensure no packet loss in 10 BASE-T or 100 BASE-TX half duplex modes, the user must enable the following:

- Aggressive back-off (register 3 (0x03), bit [0])
- No excessive collision drop (register 4 (0x04), bit [3])

Note: These bits are not set as defaults, as this is not the IEEE standard.

# 2.5.7.7 Broadcast Storm Protection

The KSZ8873MLLJ has an intelligent option to protect the switch system from receiving too many broadcast packets. As the broadcast packets are forwarded to all ports except the source port, an excessive number of switch resources (bandwidth and available space in transmit queues) may be utilized. The KSZ8873MLLJ has the option to include "multicast packets" for storm control. The broadcast storm rate parameters are programmed globally, and can be enabled or disabled on a per port basis. The rate is based on a 67 ms interval for 100BT and a 500 ms interval for 10BT. At the beginning of each interval, the counter is cleared to zero, and the rate limit mechanism starts to count the number of bytes during the interval. The rate definition is described in register 6 (0x06) and 7 (0x07). The default setting is 0x63 (99 decimal). This is equal to a rate of 1%, calculated as follows:

148,800 frames/sec \* 67 ms/interval \* 1% = 99 frames/interval (approx.) = 0x63

Note: 148,800 frames/sec is based on 64-byte block of packets in 100BASE-TX with 12 bytes of IPG and 8 bytes of preamble between two packets.

#### 2.5.7.8 Port Individual MAC address and Source Port Filtering

The KSZ8873MLLJ provide individual MAC address for port 1 and port 2 respectively. They can be set at register 142-147 and 148-153. With this feature, the CPU connected to the port 3 can receive the packets from two internet subnets which has their own MAC address.

The packet will be filtered if its source address matches the MAC address of port 1 or port 2 when the register 21 and 37 bit 6 is set to 1 respectively. For example, the packet will be dropped after it completes the loop of a ring network.

# 2.6 MII Interface Operation

The Media Independent Interface (MII) is specified in Clause 22 of the IEEE 802.3u Standard. It provides a common interface between physical layer and MAC layer devices. The MII provided by the KSZ8873 MLLJ is connected to the device's third MAC. The interface contains two distinct groups of signals: one for transmission and the other for reception. Table 2-3 describes the signals used by the MII bus.

TABLE 2-3: MII SIGNALS

| PHY-Mode Connections               |                                                                                                      |                     | MAC-Mode                | Connections                 |
|------------------------------------|------------------------------------------------------------------------------------------------------|---------------------|-------------------------|-----------------------------|
| External MAC<br>Controller Signals | KSZ8873 MLLJ<br>PHY Signals                                                                          | Pin Description     | External PHY<br>Signals | KSZ8873 MLLJ<br>MAC Signals |
| MTXEN                              | SMTXEN3                                                                                              | Transmit enable     | MTXEN                   | SMRXDV3                     |
| MTXER                              | SMTXER3                                                                                              | Transmit error      | MTXER                   | (Not Used)                  |
| MTXD3                              | SMTXD33                                                                                              | Transmit data bit 3 | MTXD3                   | SMRXD33                     |
| MTXD2                              | SMTXD32                                                                                              | Transmit data bit 2 | MTXD2                   | SMRXD32                     |
| MTXD1                              | SMTXD31                                                                                              | Transmit data bit 1 | MTXD1                   | SMRXD31                     |
| MTXD0                              | SMTXD30                                                                                              | Transmit data bit 0 | MTXD0                   | SMRXD30                     |
| MTXC                               | SMTXC3                                                                                               | Transmit clock      | MTXC                    | SMRXC3                      |
| MCOL SCOL3                         |                                                                                                      | Collision detection | MCOL                    | SCOL3                       |
| MCRS                               | SCRS3                                                                                                | Carrier sense       | MCRS                    | SCRS3                       |
| MRXDV                              | SMRXDV3                                                                                              | Receive data valid  | MRXDV                   | SMTXEN3                     |
| MRXER                              | (Not used)                                                                                           | Receive error       | MRXER                   | SMTXER3                     |
| MRXD3                              | SMRXD33                                                                                              | Receive data bit 3  | MRXD3                   | SMTXD33                     |
| MRXD2                              | MRXD2 SMRXD32 Receive data bit 2  MRXD1 SMRXD31 Receive data bit 2  MRXD0 SMRXD30 Receive data bit 2 |                     | MRXD2                   | SMTXD32                     |
| MRXD1                              |                                                                                                      |                     | MRXD1                   | SMTXD31                     |
| MRXD0                              |                                                                                                      |                     | MRXD0                   | SMTXD30                     |
| MRXC                               | SMRXC3                                                                                               | Receive clock       | MRXC                    | SMTXC3                      |

The MII operates in either PHY mode or MAC mode. The data interface is a nibble wide and runs at ¼ the network bit rate (not encoded). Additional signals on the transmit side indicate when data is valid or when an error occurs during transmission. Similarly, the receive side has signals that convey when the data is valid and without physical layer errors. For half duplex operation, the SCOL signal indicates if a collision has occurred during transmission.

The KSZ8873MLLJ does not provide the MRXER signal for PHY mode operation and the MTXER signal for MAC mode operation. Normally, MRXER indicates a receive error coming from the physical layer device and MTXER indicates a transmit error from the MAC device. Since the switch filters error frames, these MII error signals are not used by the KSZ8873MLLJ. So, for PHY mode operation, if the device interfacing with the KSZ8873MLLJ has an MRXER input pin, it needs to be tied low. And, for MAC mode operation, if the device interfacing with the KSZ8873 MLLJ has an MTXER input pin, it also needs to be tied low.

The KSZ8873MLLJ provides a bypass feature in the MII PHY mode. Pin SMTXER3/MII\_LINK is used for MII link status. If the host is power down, pin MII\_LINK will go to high. In this case, no new ingress frames from port1 or port 2 will be sent out through port 3, and the frames for port 3 already in packet memory will be flushed out.

# 2.7 MII Management (MIIM) Interface

The KSZ8873MLLJ supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input/ Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the states of the KSZ8873MLLJ. An external device with MDC/MDIO capability is used to read the PHY status or configure the PHY settings. Further detail on the MIIM interface is found in Clause 22.2.4.5 of the IEEE 802.3u Specification and refer to 802.3 section 22.3.4 for the timing.

The MIIM interface consists of the following:

- A physical connection that incorporates the data line (SDA\_MDIO) and the clock line (SCL\_MDC).
- A specific protocol that operates across the aforementioned physical connection that allows an external controller to communicate with the KSZ8873MLLJ device.
- Access to a set of eight 16-bit registers, consisting of six standard MIIM registers [0:5] and two custom MIIM registers [29, 31].

The MIIM Interface can operate up to a maximum clock speed of 5 MHz.

Table 2-4 depicts the MII Management Interface frame format.

| <b>TABLE 2-4</b> : | ΜΙΙ ΜΔΝΔ | GEMENT    | INTERFACE | FRAME FORMAT         |
|--------------------|----------|-----------|-----------|----------------------|
| IADLL 2-4.         |          | GLIVILIAI |           | I IVAIVIL I OIVIVIAI |

| _     | Preamble | Start of Frame | Read/<br>Write<br>OP Code | PHY<br>Address<br>Bits [4:0] | REG<br>Address<br>Bits [4:0] | ТА | Data Bits [15:0] | ldle |
|-------|----------|----------------|---------------------------|------------------------------|------------------------------|----|------------------|------|
| Read  | 32 1's   | 01             | 10                        | AAAAA                        | RRRRR                        | Z0 | DDDDDDDD_DDDDDDD | Z    |
| Write | 32 1's   | 01             | 01                        | AAAAA                        | RRRRR                        | 10 | DDDDDDDD_DDDDDDD | Z    |

# 2.8 Serial Management Interface (SMI)

The SMI is the KSZ8873MLLJ non-standard MIIM interface that provides access to all KSZ8873MLLJ configuration registers. This interface allows an external device to completely monitor and control the states of the KSZ8873MLLJ.

The SMI interface consists of the following:

- A physical connection that incorporates the data line (SDA\_MDIO) and the clock line (SCL\_MDC).
- A specific protocol that operates across the aforementioned physical connection that allows an external controller to communicate with the KSZ8873MLLJ device.
- Access to all KSZ8873MLLJ configuration registers. Register access includes the Global, Port and Advanced
  Control Registers 0-198 (0x00 0xC6), and indirect access to the standard MIIM registers [0:5] and custom MIIM
  registers [29, 31].

Table 2-5 depicts the SMI frame format.

TABLE 2-5: SERIAL MANAGEMENT INTERFACE (SMI) FRAME FORMAT

| _     | Preamble | Start of Frame | Read/<br>Write<br>OP Code | PHY<br>Address<br>Bits [4:0] | REG<br>Address<br>Bits [4:0] | TA | Data Bits [15:0]    | Idle |
|-------|----------|----------------|---------------------------|------------------------------|------------------------------|----|---------------------|------|
| Read  | 32 1's   | 01             | 00                        | 1xRRR                        | RRRRR                        | Z0 | 0000_0000_DDDD_DDDD | Z    |
| Write | 32 1's   | 01             | 00                        | 0xRRR                        | RRRRR                        | 10 | xxxx_xxxx_DDDD_DDDD | Z    |

SMI register read access is selected when OP Code is set to "00" and bit 4 of the PHY address is set to '1'. SMI register write access is selected when OP Code is set to "00" and bit 4 of the PHY address is set to '0'. PHY address bit[3] is undefined for SMI register access, and hence can be set to either '0' or '1' in read/write operations.

To access the KSZ8873MLLJ registers 0-196 (0x00 – 0xC6), the following applies:

- PHYAD[2:0] and REGAD[4:0] are concatenated to form the 8-bit address; that is, {PHYAD[2:0], REGAD[4:0]} = bits [7:0] of the 8-bit address.
- TA bits [1:0] are 'Z0' means the processor MDIO pin is changed to input Hi-Z from output mode and the followed '0' is the read response from device.
- TA bits [1:0] are set to '10' when write registers.
- · Registers are 8 data bits wide.
  - For read operation, data bits [15:8] are read back as 0's.
  - For write operation, data bits [15:8] are not defined, and hence can be set to either '0' or '1'.

SMI register access is the same as the MIIM register access, except for the register access requirements presented in this section.

### 2.9 Advanced Switch Functions

#### 2.9.1 BYPASS MODE

The KSZ8873MLLJ also offer a bypass mode that enables system level power saving. When the CPU (connected to Port 3) enters a power saving mode of power down or sleeping mode, the CPU can control the pin 27 SMTXER3/MII\_LINK\_3 which can be tied high so that the KSZ8873MLLJ detect this change and automatically switches to the bypass mode in which the switch function between Port 1 and Port 2 is sustained. In the bypass mode, the packets with DA to port 3 will be dropped and by pass the internal buffer memory, make the buffer memory more efficiency for the data transfer between port 1 and port 2. Specially, the power saving get more in energy detect mode with the bypass to be used.

# 2.9.2 IEEE 802.1Q VLAN SUPPORT

The KSZ8873MLLJ supports 16 active VLANs out of the 4096 possible VLANs specified in the IEEE 802.1Q specifiation. KSZ8873MLLJ provides a 16 entries VLAN Table, which converts the 12-bits VLAN ID (VID) to the 4-bits Filter ID (FID) for address lookup. If a non tagged or null-VID-tagged packet is received, the ingress port default VID is used for lookup. In VLAN mode, the lookup process starts with VLAN Table lookup to determine whether the VID is valid. If the VID is not valid, the packet is dropped and its address is not learned. If the VID is valid, the FID is retrieved for further lookup. The FID + Destination Address (FID+DA) are used to determine the destination port. The FID + Source Address (FID+SA) are used for address learning.

TABLE 2-6: FID+DA LOOKUP IN VLAN MODE

| DA found in<br>Static MAC Table | Use FID Flag | FID Match  | DA+FID found in<br>Dynamic MAC Table | Action                                                                               |
|---------------------------------|--------------|------------|--------------------------------------|--------------------------------------------------------------------------------------|
| No                              | Don't care   | Don't care | No                                   | Broadcast to the membership ports defined in the VLAN Table bits [18:16]             |
| No                              | Don't care   | Don't care | Yes                                  | Broadcast to the membership ports defined in the VLAN Table bits [18:16]             |
| Yes                             | 0            | Don't care | Don't care                           | Send to the destination port(s) defined in the Static MAC Address Table bits [50:48] |

TABLE 2-6: FID+DA LOOKUP IN VLAN MODE (CONTINUED)

| DA found in<br>Static MAC Table | Use FID Flag | FID Match | DA+FID found in<br>Dynamic MAC Table | Action                                                                                   |
|---------------------------------|--------------|-----------|--------------------------------------|------------------------------------------------------------------------------------------|
| Yes                             | 1            | No        | No                                   | Broadcast to the membership ports defined in the VLAN Table bits [18:16]                 |
| Yes                             | 1            | No        | Yes                                  | Send to the destination port defined in<br>the Dynamic MAC Address Table bits<br>[53:52] |
| Yes                             | 1            | Yes       | Don't care                           | Send to the destination port(s) defined in the Static MAC Address Table bits [50:48]     |

#### TABLE 2-7: FID+SA LOOKUP IN VLAN MODE

| FID+SA found in Dynamic MAC Table | Action                                                |  |  |
|-----------------------------------|-------------------------------------------------------|--|--|
| No                                | Learn and add FID+SA to the Dynamic MAC Address Table |  |  |
| Yes                               | Update time stamp                                     |  |  |

Advanced VLAN features, such as "Ingress VLAN filtering" and "Discard Non PVID packets" are also supported by the KSZ8873MLLJ. These features can be set on a per port basis, and are defined in register 18, 34 and 50 for ports 1, 2 and 3, respectively.

# 2.10 QoS Priority Support

The KSZ8873MLLJ provides Quality of Service (QoS) for applications such as VoIP and video conferencing. Offering four priority queues per port, the per-port transmit queue can be split into four priority queues: Queue 3 is the highest priority queue and Queue 0 is the lowest priority queue. Bit [0] of registers 16, 32 and 48 is used to enable split transmit queues for ports 1, 2 and 3, respectively. If a port's transmit queue is not split, high priority and low priority packets have equal priority in the transmit queue.

There is an additional option to either always deliver high priority packets first or use weighted fair queuing for the four priority queues. This global option is set and explained in bit [3] of register 5.

#### 2.10.1 PORT-BASED PRIORITY

With port-based priority, each ingress port is individually classified as a high priority receiving port. All packets received at the high priority receiving port are marked as high priority and are sent to the high priority transmit queue if the corresponding transmit queue is split. Bits [4:3] of registers 16, 32 and 48 are used to enable port-based priority for ports 1, 2 and 3, respectively.

#### 2.10.2 802.1P-BASED PRIORITY

For 802.1p-based priority, the KSZ8873MLLJ examines the ingress (incoming) packets to determine whether they are tagged. If tagged, the 3-bit priority field in the VLAN tag is retrieved and compared against the "priority mapping" value, as specified by the registers 12 and 13. The "priority mapping" value is programmable.

Figure 2-6 illustrates how the 802.1p priority field is embedded in the 802.1Q VLAN tag.



FIGURE 2-6: 802.1P PRIORITY FIELD FORMAT

802.1p-based priority is enabled by bit [5] of registers 16, 32 and 48 for ports 1, 2 and 3, respectively.

The KSZ8873MLLJ provides the option to insert or remove the priority tagged frame's header at each individual egress port. This header, consisting of the 2 bytes VLAN Protocol ID (VPID) and the 2-byte Tag Control Information field (TCI), is also referred to as the IEEE 802.1Q VLAN tag.

**Tag Insertion** is enabled by bit [2] of the port registers control 0 and the register 194 to select which source port (ingress port) PVID can be inserted on the egress port for ports 1, 2 and 3, respectively. At the egress port, untagged packets are tagged with the ingress port's default tag. The default tags are programmed in register sets {19,20}, {35,36} and {51,52} for ports 1, 2 and 3, respectively and the source port VID has to be inserted at selected egress ports by bit[5:0] of register 194. The KSZ8873MLLJ will not add tags to already tagged packets.

**Tag Removal** is enabled by bit [1] of registers 16, 32 and 48 for ports 1, 2 and 3, respectively. At the egress port, tagged packets will have their 802.1Q VLAN Tags removed. The KSZ8873MLLJ will not modify untagged packets.

The CRC is recalculated for both tag insertion and tag removal.

**802.1p Priority Field Re-mapping** is a QoS feature that allows the KSZ8873MLLJ to set the "User Priority Ceiling" at any ingress port. If the ingress packet's priority field has a higher priority value than the default tag's priority field of the ingress port, the packet's priority field is replaced with the default tag's priority field.

# 2.10.3 DIFFSERV-BASED PRIORITY

DiffServ-based priority uses the ToS registers (registers 96 to 111) in the Advanced Control Registers section. The ToS priority control registers implement a fully decoded, 64-bit Differentiated Services Code Point (DSCP) register to determine packet priority from the 6-bit ToS field in the IP header. When the most significant 6 bits of the ToS field are fully decoded, the resultant of the 64 possibilities is compared with the corresponding bits in the DSCP register to determine priority.

# 2.11 Spanning Tree Support

To support spanning tree, port 3 is designated as the processor port.

The other ports (port 1 and port 2) can be configured in one of the five spanning tree states via "transmit enable", "receive enable" and "learning disable" register settings in registers 18 and 34 for ports 1 and 2, respectively. Table 2-8 shows the port setting and software actions taken for each of the five spanning tree states.

TABLE 2-8: SPANNING TREE STATES

| State                                                                                           | Port Setting                                                              | Software Action                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <b>Disable State:</b> The port should not forward or receive any packets. Learning is disabled. | Transmit enable = "0",<br>receive enable = "0",<br>learning disable = "1" | The processor should not send any packets to the port. The switch may still send specific packets to the processor (packets that match some entries in the Static MAC Address Table with "overriding bit" set) and the processor should discard those packets. Address learning is disabled on the port in this state.                                                                    |  |  |
| Blocking State: Only packets to the processor are forwarded.                                    | Transmit enable = "0",<br>receive enable = "0",<br>learning disable = "1" | The processor should not send any packets to the port(s) in this state. The processor should program the Static MAC Address Table with the entries that it needs to receive (for example, BPDU packets). The "overriding" bit should also be set so that the switch will forward those specific packets to the processor. Address learning is disabled on the port in this state.         |  |  |
| Listening State: Only packets to and from the processor are forwarded. Learning is disabled.    | Transmit enable = "0", receive enable = "0", learning disable = "1"       | The processor should program the Static MAC Address TableStatic MAC Address Table with the entries that it needs to receive (for example, BPDU packets). The "overriding" bit should be set so that the switch will forward those specific packets to the processor. The processor may send packets to the port(s) in this state. Address learning is disabled on the port in this state. |  |  |
| Learning State: Only packets to and from the processor are forwarded. Learning is enabled.      | Transmit enable = "0", receive enable = "0", learning disable = "0"       | The processor should program the Static MAC Address Table with the entries that it needs to receive (for example, BPDU packets). The "overriding" bit should be set so that the switch will forward those specific packets to the processor. The processor may send packets to the port(s) in this state. Address learning is enabled on the port in this state.                          |  |  |
| Forwarding State: Packets are forwarded and received normally. Learning is enabled.             | Transmit enable = "1",<br>receive enable = "1",<br>learning disable = "0" | The processor programs the Static MAC Address Table with the entries that it needs to receive (for example, BPDU packets). The "overriding" bit is set so that the switch forwards those specific packets to the processor. The processor can send packets to the port(s) in this state. Address learning is enabled on the port in this state.                                           |  |  |

# 2.11.1 RAPID SPANNING TREE SUPPORT

There are three operational states of the Discarding, Learning, and Forwarding assigned to each port for RSTP:

Discarding ports do not participate in the active topology and do not learn MAC addresses.

Discarding state: The state includes three states of the disable, blocking and listening of STP.

Port setting: "transmit enable = 0, receive enable = 0, learning disable = 1."

Software action: the processor should not send any packets to the port. The switch may still send specific packets to the processor (packets that match some entries in the static table with "overriding bit" set) and the processor should discard those packets. When disable the port's learning capability (learning disable = '1'), set the register 2 bit 5 and bit 4 will flush rapidly the port related entries in the dynamic MAC table and static MAC table.

Note: processor is connected to port 3 via MII interface. Address learning is disabled on the port in this state.

Ports in Learning states learn MAC addresses, but do not forward user traffic.

Learning state: Only packets to and from the processor are forwarded. Learning is enabled.

Port setting: "transmit enable = 0, receive enable = 0, learning disable = 0."

Software action: The processor should program the static MAC table with the entries that it needs to receive (e.g., BPDU packets). The "overriding" bit should be set so that the switch will forward those specific packets to the processor. The processor may send packets to the port(s) in this state, see "Tail Tagging Mode" section for details. Address learning is enabled on the port in this state.

Ports in Forwarding states fully participate in both data forwarding and MAC learning.

Forwarding state: Packets are forwarded and received normally. Learning is enabled.

Port setting: "transmit enable = 1, receive enable = 1, learning disable = 0."

Software action: The processor should program the static MAC table with the entries that it needs to receive (e.g., BPDU packets). The "overriding" bit should be set so that the switch will forward those specific packets to the processor. The processor may send packets to the port(s) in this state, see "Tail Tagging Mode" section for details. Address learning is enabled on the port in this state.

RSTP uses only one type of BPDU called RSTP BPDUs. They are similar to STP Configuration BPDUs with the exception of a type field set to "version 2" for RSTP and "version 0" for STP, and a flag field carrying additional information.

#### 2.11.2 TAIL TAGGING MODE

The Tail Tag is only seen and used by the port 3 interface, which should be connected to a processor. It is an effective way to retrieve the ingress port information for spanning tree protocol IGMP snooping and other applications. The Bit 1 and bit 0 in the one byte tail tagging is used to indicate the source/destination port in port 3. Bit 3 and bit 2 are used for the priority setting of the ingress frame in port 3. Other bits are not used. The Tail Tag feature is enable by setting register 3 bit 6.

FIGURE 2-7: TAIL TAG FRAME FORMAT



TABLE 2-9: TAIL TAG RULES

| Ingress to Port 3 (Host -> KSZ8873) |                          |  |  |  |
|-------------------------------------|--------------------------|--|--|--|
| Bit [1:0]                           | Destination Port         |  |  |  |
| 00                                  | Normal (Address Look up) |  |  |  |
| 01                                  | Port 1                   |  |  |  |
| 10                                  | Port 2                   |  |  |  |
| 11                                  | Port 1and Port 2         |  |  |  |
| Bit [3:2]                           | Frame Priority           |  |  |  |
| 00                                  | Priority 0               |  |  |  |
| 01                                  | Priority 1               |  |  |  |
| 10                                  | Priority 2               |  |  |  |

TABLE 2-9: TAIL TAG RULES

| 11                                   | Priority 3  |  |  |  |  |
|--------------------------------------|-------------|--|--|--|--|
| Egress from Port 3 (KSZ8873 -> Host) |             |  |  |  |  |
| Bit [0]                              | Source Port |  |  |  |  |
| 0                                    | Port 1      |  |  |  |  |
| 1                                    | Port 2      |  |  |  |  |

# 2.12 IGMP Support

For Internet Group Management Protocol (IGMP) support in layer 2, the KSZ8873MLLJ provides two components:

#### 2.12.1 IGMP SNOOPING

The KSZ8873MLLJ traps IGMP packets and forwards them only to the processor (port 3). The IGMP packets are identified as IP packets (either Ethernet IP packets, or IEEE 802.3 SNAP IP packets) with IP version = 0x4 and protocol version number = 0x2.

#### 2.12.2 IGMP SEND BACK TO THE SUBSCRIBED PORT

Once the host responds the received IGMP packet, the host should knows the original IGMP ingress port and send back the IGMP packet to this port only, otherwise this IGMP packet will be broadcast to all port to downgrade the performance.

Enable the tail tag mode, the host will know the IGMP packet received port from tail tag bits [0] and can send back the response IGMP packet to this subscribed port by setting the bits [1,0] in the tail tag. Enable "Tail tag mode" by setting Register 3 bit 6. The tail tag will be removed automatically when the IGMP packet is sent out from the subscribed port.

# 2.13 Port Mirroring Support

KSZ8873MLLJ supports "Port Mirroring" comprehensively as:

### 2.13.1 RECEIVE ONLY MIRROR ON A PORT

All the packets received on the port are mirrored on the sniffer port. For example, port 1 is programmed to be "receive sniff" and port 3 is programmed to be the "sniffer port". A packet received on port 1 is destined to port 2 after the internal lookup. The KSZ8873MLLJ forwards the packet to both port 2 and port 3. The KSZ8873MLLJ can optionally even forward "bad" received packets to the "sniffer port".

## 2.13.2 TRANSMIT ONLY MIRROR ON A PORT

All the packets transmitted on the port are mirrored on the sniffer port. For example, port 1 is programmed to be "transmit sniff" and port 3 is programmed to be the "sniffer port". A packet received on port 2 is destined to port 1 after the internal lookup. The KSZ8873MLLJ forwards the packet to both port 1 and port 3.

#### 2.13.3 RECEIVE AND TRANSMIT MIRROR ON TWO PORTS

All the packets received on port A and transmitted on port B are mirrored on the sniffer port. To turn on the "AND" feature, set register 5 bit [0] to '1'. For example, port 1 is programmed to be "receive sniff", port 2 is programmed to be "transmit sniff", and port 3 is programmed to be the "sniffer port". A packet received on port 1 is destined to port 2 after the internal lookup. The KSZ8873MLLJ forwards the packet to both port 2 and port 3.

Multiple ports can be selected as "receive sniff" or "transmit sniff". In addition, any port can be selected as the "sniffer port". All these per port features can be selected through registers 17, 33 and 49 for ports 1, 2 and 3, respectively.

# 2.14 Rate Limiting Support

The KSZ8873MLLJ provides a fine resolution hardware rate limiting from 64 kbps to 99 Mbps. The rate step is 64 kbps when the rate range is from 64 kbps to 960 kbps and 1 Mbps for 1 Mbps to 100 Mbps (100BT) or to 10 Mbps (10BT) (refer to Data Rate Limit Table). The rate limit is independently on the "receive side" and on the "transmit side" on a per port basis. For 10BASE-T, a rate setting above 10 Mbps means the rate is not limited. On the receive side, the data receive rate for each priority at each port can be limited by setting up Ingress Rate Control Registers. On the transmit side, the data transmit rate for each priority queue at each port can be limited by setting up Egress Rate Control Registers. The size of each frame has options to include minimum IFG (Inter Frame Gap) or Preamble byte, in addition to the data field (from packet DA to FCS).

For ingress rate limiting, KSZ8873MLLJ provides options to selectively choose frames from all types, multicast, broadcast, and flooded unicast frames. The KSZ8873MLLJ counts the data rate from those selected type of frames. Packets are dropped at the ingress port when the data rate exceeds the specified rate limit.

For egress rate limiting, the Leaky Bucket algorithm is applied to each output priority queue for shaping output traffic. Inter frame gap is stretched on a per frame base to generate smooth, non-burst egress traffic. The throughput of each output priority queue is limited by the egress rate specified.

If any egress queue receives more traffic than the specified egress rate throughput, packets may be accumulated in the output queue and packet memory. After the memory of the queue or the port is used up, packet dropping or flow control will be triggered. As a result of congestion, the actual egress rate may be dominated by flow control/dropping at the ingress end, and may be therefore slightly less than the specified egress rate.

To reduce congestion, it is a good practice to make sure the egress bandwidth exceeds the ingress bandwidth.

# 2.15 Unicast MAC Address Filtering

The unicast MAC address filtering function works in conjunction with the static MAC address table. First, the static MAC address table is used to assign a dedicated MAC address to a specific port. If a unicast MAC address is not recorded in the static table, it is also not learned in the dynamic MAC table. The KSZ8873MLLJ is then configured with the option to either filter or forward unicast packets for an unknown MAC address. This option is enabled and configured in register 14.

This function is useful in preventing the broadcast of unicast packets that could degrade the quality of the port in applications such as voice over Internet Protocol (VoIP).

# 2.16 Configuration Interface

The KSZ8873MLLJ can operate as both a managed switch and an unmanaged switch.

In unmanaged mode, the KSZ8873MLLJ is typically programmed using an EEPROM. If no EEPROM is present, the KSZ8873MLLJ is configured using its default register settings. Some default settings are configured via strap-in pin options. The strap-in pins are indicated in the Table 2-10 table.

# 2.16.1 I<sup>2</sup>C MASTER SERIAL BUS CONFIGURATION

With an additional  $I^2C$  ("2-wire") EEPROM, the KSZ8873MLLJ can perform more advanced switch features like "broadcast storm protection" and "rate control" without the need of an external processor.

For KSZ8873MLLJ I<sup>2</sup>C Master configuration, the EEPROM stores the configuration data for register 0 to register 120 (as defined in the KSZ8873MLLJ register map) with the exception of the "Read Only" status registers. After the de-assertion of reset, the KSZ8873MLLJ sequentially reads in the configuration data for all control registers, starting from register 0.





The following is a sample procedure for programming the KSZ8873MLLJ with a pre-configured EEPROM:

- 1.Connect the KSZ8873MLLJ to the EEPROM by joining the SCL and SDA signals of the respective devices.
- 2. Enable I<sup>2</sup>C master mode by setting the KSZ8873MLLJ strap-in pins, P2LED[1:0] to "00".
- 3. Check to ensure that the KSZ8873MLLJ reset signal input, RSTN, is properly connected to the external reset source at the board level.
- 4. Program the desired configuration data into the EEPROM.
- 5. Place the EEPROM on the board and power up the board.
- 6. Assert an active-low reset to the RSTN pin of the KSZ8873MLLJ. After reset is de-asserted, the KSZ8873MLLJ begins reading the configuration data from the EEPROM. The KSZ8873MLLJ checks that the first byte read from the EEPROM is "88". If this value is correct, EEPROM configuration continues. If not, EEPROM configuration access is denied and all other data sent from the EEPROM is ignored by the KSZ8873MLLJ.

**Note:** For proper operation, check to ensure that the KSZ8873MLLJ PWRDN input signal is not asserted during the reset operation. The PWRDN input is active-low.

# 2.16.2 I<sup>2</sup>C SLAVE SERIAL BUS CONFIGURATION

In managed mode, the KSZ8873MLLJ can be configured as an  $I^2C$  slave device. In this mode, an  $I^2C$  master device (external controller/CPU) has complete programming access to the KSZ8873MLLJ's 198 registers. Programming access includes the Global Registers, Port Registers, Advanced Control Registers and indirect access to the "Static MAC Table", "VLAN Table", "Dynamic MAC Table," and "MIB Counters." The tables and counters are indirectly accessed via registers 121 to 131.

In  $I^2C$  slave mode, the KSZ8873MLLJ operates like other  $I^2C$  slave devices. Addressing the KSZ8873MLLJ's 8-bit registers is similar to addressing Atmel's AT24C02 EEPROM's memory locations. Details of  $I^2C$  read/write operations and related timing information can be found in the AT24C02 data sheet.

Two fixed 8-bit device addresses are used to address the KSZ8873MLLJ in  $I^2C$  slave mode. One is for read; the other is for write. The addresses are as follow:

- 1011 1111 < read>
- 1011 1110 <write)

The following is a sample procedure for programming the KSZ8873MLLJ using the I<sup>2</sup>C slave serial bus:

- 1. Enable I<sup>2</sup>C slave mode by setting the KSZ8873MLLJ strap-in pins P2LED[1:0] to "01".
- 2. Power up the board and assert reset to the KSZ8873MLLJ. Configure the desired register settings in the KSZ8873MLLJ, using the  $I^2C$  write operation.
- 3. Read back and verify the register settings in the KSZ8873MLLJ, using the I<sup>2</sup>C read operation.

Some of the configuration settings, such as "Aging Enable", "Auto Negotiation Enable", "Force Speed" and "Power Down" can be programmed after the switch has been started.

### 2.16.3 SPI SLAVE SERIAL BUS CONFIGURATION

In managed mode, the KSZ8873MLLJ can be configured as a SPI slave device. In this mode, a SPI master device (external controller/CPU) has complete programming access to the KSZ8873MLLJ's 198 registers. Programming access includes the Global Registers, Port Registers, Advanced Control Registers and indirect access to the "Static MAC Table", "VLAN Table", "Dynamic MAC Table" and "MIB Counters". The tables and counters are indirectly accessed via registers 121 to 131.

The KSZ8873MLLJ supports two standard SPI commands: '0000\_0011' for data read and '0000\_0010' for data write. SPI multiple read and multiple write are also supported by the KSZ8873MLLJ to expedite register read back and register configuration, respectively.

SPI multiple read is initiated when the master device continues to drive the KSZ8873MLLJ SPISN input pin (SPI Slave Select signal) low after a byte (a register) is read. The KSZ8873MLLJ internal address counter increments automatically to the next byte (next register) after the read. The next byte at the next register address is shifted out onto the KSZ8873MLLJ SPIQ output pin. SPI multiple read continues until the SPI master device terminates it by de-asserting the SPISN signal to the KSZ8873MLLJ.

Similarly, SPI multiple write is initiated when the master device continues to drive the KSZ8873MLLJ SPISN input pin low after a byte (a register) is written. The KSZ8873MLLJ internal address counter increments automatically to the next byte (next register) after the write. The next byte that is sent from the master device to the KSZ8873MLLJ SDA input pin is written to the next register address. SPI multiple write continues until the SPI master device terminates it by deasserting the SPISN signal to the KSZ8873MLLJ.

For both SPI multiple read and multiple write, the KSZ8873MLLJ internal address counter wraps back to register address zero once the highest register address is reached. This feature allows all 198 KSZ8873MLLJ registers to be read, or written with a single SPI command from any initial register address.

The KSZ8873MLLJ is capable of supporting a SPI bus.

Table 2-10 is a sample procedure for programming the KSZ8873MLLJ using the SPI bus:

1. At the board level, connect the KSZ8873MLLJ pins as follows:

**TABLE 2-10: SPI CONNECTIONS** 

| KSZ8873MLLJ Pin # | KSZ8873MLLJ Signal Name | External Processor Signal Description    |  |
|-------------------|-------------------------|------------------------------------------|--|
| 40                | SPISN                   | SPI Slave Select                         |  |
| 42                | SCL (SPIC)              | SPI Clock                                |  |
| 43                | SDA (SPID)              | SPI Data<br>(Master output; Slave input) |  |
| 39 SPIQ           |                         | SPI Data<br>(Master output; Slave input) |  |

- 2. Enable SPI slave mode by setting the KSZ8873MLLJ strap-in pins P2LED[1:0] to "10".
- 3. Power up the board and assert reset to the KSZ8873MLLJ.
- 4. Configure the desired register settings in the KSZ8873MLLJ, using the SPI write or multiple write command.
- 5. Read back and verify the register settings in the KSZ8873MLLJ, using the SPI read or multiple read command

Some of the configuration settings, such as "Aging enable", "Auto Negotiation Enable", "Force Speed" and "Power down" can be programmed after the switch has been started.

Figure 2-9, Figure 2-10, Figure 2-11 and Figure 2-12 illustrate the SPI data cycles for "Write", "Read", "Multiple Write" and "Multiple Read". The read data is registered out of SPIQ on the falling edge of SPIC, and the data input on SPID is registered on the rising edge of SPIC.

FIGURE 2-9: SPI WRITE DATA CYCLE



# FIGURE 2-10: SPI READ DATA CYCLE



## FIGURE 2-11: SPI MULTIPLE WRITE





#### FIGURE 2-12: SPI MULTIPLE READ

# 2.17 Loopback Support

The KSZ8873MLLJ provides loopback support for remote diagnostic of failure. In loopback mode, the speed at both PHY ports needs to be set to 100BASE-TX. Two types of loopback are supported: Far-end Loopback and Near-end (Remote) Loopback.

# 2.17.1 FAR-END LOOPBACK

Far-end loopback is conducted between the KSZ8873MLLJ's two PHY ports. The loopback is limited to few package a time for diagnosis purpose and can not support large traffic. The loopback path starts at the "Originating." PHY port's receive inputs (RXP/RXM), wraps around at the "loopback" PHY port's PMD/PMA, and ends at the "Originating" PHY port's transmit outputs (TXP/TXM).

Bit [0] of registers 29 and 45 is used to enable far-end loopback for ports 1 and 2, respectively. Alternatively, the MII Management register 0, bit [14] can be used to enable far-end loopback.

The far-end loopback path is illustrated in Figure 2-13.

PCS

MAC

Switch

MAC

PCS

MAC

LOOP BACK PHY PORT

## FIGURE 2-13: FAR-END LOOPBACK PATH

# 2.17.2 NEAR-END (REMOTE) LOOPBACK

Near-end (Remote) loopback is conducted at either PHY port 1 or PHY port 2 of the KSZ8873MLLJ. The loopback path starts at the PHY port's receive inputs (RXPx/RXMx), wraps around at the same PHY port's PMD/PMA, and ends at the PHY port's transmit outputs (TXPx/TXMx).

Bit [1] of registers 26 and 42 is used to enable near-end loopback for ports 1 and 2, respectively. Alternatively, the MII Management register 31, bit [1] can be used to enable near-end loopback.

The near-end loopback paths are illustrated in Figure 2-14.

FIGURE 2-14: NEAR-END (REMOTE) LOOPBACK



#### 3.0 REGISTER DESCRIPTIONS

#### 3.1 MII Management (MIIM) Registers

The MIIM interface is used to access the MII PHY registers defined in this section. The SPI, I<sup>2</sup>C, and SMI interfaces can also be used to access some of these registers. The latter three interfaces use a different mapping mechanism than the MIIM interface.

The "PHYADs" by defaults are assigned "0x1" for PHY1 (port 1) and "0x2" for PHY2 (port 2). Additionally, these "PHYADs" can be programmed to the PHY addresses specified in bits[7:3] of Register 15 (0x0F): Global Control 13.

The "REGAD" supported are 0x0-0x5, 0x1D and 0x1F.

The registers within the linear 0x000 - 0x7FF address space are all accessible via the host interface bus by a microprocessor or CPU. The mapping of the various functions within that linear address space is summarized in Table 3-1.

TABLE 3-1: MIIM REGISTER AND DESCRIPTION

| Register Number          | Description                                         |
|--------------------------|-----------------------------------------------------|
| PHYAD = 0x1, REGAD = 0x0 | PHY1 Basic Control Register                         |
| PHYAD = 0x1, REGAD = 0x1 | PHY1 Basic Status Register                          |
| PHYAD = 0x1, REGAD = 0x2 | PHY1 Physical Identifier I                          |
| PHYAD = 0x1, REGAD = 0x3 | PHY1 Physical Identifier II                         |
| PHYAD = 0x1, REGAD = 0x4 | PHY1 Auto-Negotiation Advertisement Register        |
| PHYAD = 0x1, REGAD = 0x5 | PHY1 Auto-Negotiation Link Partner Ability Register |
| PHYAD = 0x1, 0x6 - 0x1C  | PHY1 Not supported                                  |
| PHYAD = 0x1, 0x1D        | PHY1 Not supported                                  |
| PHYAD = 0x1, 0x1E        | PHY1 Not supported                                  |
| PHYAD = 0x1, 0x1F        | PHY1 Special Control/Status                         |
| PHYAD = 0x2, REGAD = 0x0 | PHY2 Basic Control Register                         |
| PHYAD = 0x2, REGAD = 0x1 | PHY2 Basic Status Register                          |
| PHYAD = 0x2, REGAD = 0x2 | PHY2 Physical Identifier I                          |
| PHYAD = 0x2, REGAD = 0x3 | PHY2 Physical Identifier II                         |
| PHYAD = 0x2, REGAD = 0x4 | PHY2 Auto-Negotiation Advertisement Register        |
| PHYAD = 0x2, REGAD = 0x5 | PHY2 Auto-Negotiation Link Partner Ability Register |
| PHYAD = 0x2, 0x6 - 0x1C  | PHY2 Not supported                                  |
| PHYAD = 0x2, 0x1D        | PHY2 LINK MD Control/Status                         |
| PHYAD = 0x2, 0x1E        | PHY2 Not supported                                  |
| PHYAD = 0x2, 0x1F        | PHY2 Special Control/Status                         |

TABLE 3-2: PHY1 REGISTER 0 (PHYAD = 0X1, REGAD = 0X0): MII BASIC CONTROL PHY2 REGISTER 0 (PHYAD = 0X2, REGAD = 0X0): MII BASIC CONTROL

| Bit | Name       | R/W | Description                                                                                                                                                                                                                                                                                                              | Default | Reference                        |
|-----|------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------|
| 15  | Soft reset | RO  | Not Supported                                                                                                                                                                                                                                                                                                            | 0       | _                                |
| 14  | Loopback   | R/W | =1, Perform loopback, as indicated:  Port 1 Loopback (reg. 29, bit 0 = '1')  Start: RXP2/RXM2 (port 2)  Loopback: PMD/PMA of port 1's PHY  End: TXP2/TXM2 (port 2)  Port 2 Loopback (reg. 45, bit 0 = '1')  Start: RXP1/RXM1 (port 1)  Loopback: PMD/PMA of port 2's PHY  End: TXP1/TXM1 (port 1)  = 0, Normal operation | 0       | Reg. 29, bit 0<br>Reg. 45, bit 0 |

TABLE 3-2: PHY1 REGISTER 0 (PHYAD = 0X1, REGAD = 0X0): MII BASIC CONTROL PHY2 REGISTER 0 (PHYAD = 0X2, REGAD = 0X0): MII BASIC CONTROL

| Bit | Name                  | R/W | Description                                                                                    | Default | Reference                        |
|-----|-----------------------|-----|------------------------------------------------------------------------------------------------|---------|----------------------------------|
| 13  | Force 100             | R/W | = 1, 100 Mbps<br>= 0, 10 Mbps                                                                  | 0       | Reg. 28, bit 6<br>Reg. 44, bit 6 |
| 12  | AN Enable             | R/W | = 1, Auto-negotiation enabled<br>= 0, Auto-negotiation disabled                                | 1       | Reg. 28, bit 7<br>Reg. 44, bit 7 |
| 11  | Power Down            | R/W | = 1, Power down<br>= 0, Normal operation                                                       | 0       | Reg. 29, bit 3<br>Reg. 45, bit 3 |
| 10  | Isolate               | RO  | Not Supported                                                                                  | 0       | _                                |
| 9   | Restart AN            | R/W | = 1, Restart auto-negotiation<br>= 0, Normal operation                                         | 0       | Reg. 29, bit 5<br>Reg. 45, bit 5 |
| 8   | Force Full-Duplex     | R/W | = 1, Full duplex<br>= 0, Half duplex                                                           | 0       | Reg. 28, bit 5<br>Reg. 44, bit 5 |
| 7   | Collision Test        | RO  | Not Supported                                                                                  | 0       | _                                |
| 6   | Reserved              | RO  | _                                                                                              | 0       | _                                |
| 5   | Hp-MDI-X              | R/W | = 1, HP Auto MDI/MDI-X mode<br>= 0, Micrel Auto MDI/MDI-X mode                                 | 1       | Reg. 31, bit 7<br>Reg. 47, bit 7 |
| 4   | Force MDI             | R/W | = 1, Force MDI (transmit on RXP / RXM pins) = 0, Normal operation (transmit on TXP / TXM pins) | 0       | Reg. 29, bit 1<br>Reg. 45, bit 1 |
| 3   | Disable MDI-X         | R/W | = 1, Disable auto MDI-X<br>= 0, Enable auto MDI-X                                              | 0       | Reg. 29, bit 2<br>Reg. 45, bit 2 |
| 2   | Disable Far-End Fault | R/W | = 1, Disable far-end fault detection<br>= 0, Normal operation                                  | 0       | Reg. 29, bit 4                   |
| 1   | Disable Transmit      | R/W | = 1, Disable transmit<br>= 0, Normal operation                                                 | 0       | Reg. 29, bit 6<br>Reg. 45, bit 6 |
| 0   | Disable LED           | R/W | = 1, Disable LED<br>= 0, Normal operation                                                      | 0       | Reg. 29, bit 7<br>Reg. 45, bit 7 |

TABLE 3-3: PHY1 REGISTER 1 (PHYAD = 0X1, REGAD = 0X1): MII BASIC STATUS PHY2 REGISTER 1 (PHYAD = 0X2, REGAD = 0X1): MII BASIC STATUS

| Bit    | Name                | R/W | Description                                                                       | Default | Reference                        |  |  |  |
|--------|---------------------|-----|-----------------------------------------------------------------------------------|---------|----------------------------------|--|--|--|
| 15     | T4 capable          | RO  | = 0, Not 100 BASE-T4 capable                                                      | 0       | _                                |  |  |  |
| 14     | 100 Full Capable    | RO  | = 1, 100BASE-TX full duplex capable<br>= 0, Not capable of 100BASE-TX full duplex | 1       | Always 1                         |  |  |  |
| 13     | 100 Half Capable    | RO  | = 1, 100BASE-TX half duplex capable<br>= 0, Not 100BASE-TX half duplex capable    | 1       | Always 1                         |  |  |  |
| 12     | 10 Full Capable     | RO  | = 1, 10BASE-T full duplex capable<br>= 0, Not 10BASE-T full duplex capable        | 1       | Always 1                         |  |  |  |
| 11     | 10 Half Capable     | RO  | = 1, 10BASE-T half duplex capable<br>= 0, Not 10BASE-T half duplex capable        | 1       | Always 1                         |  |  |  |
| 10 - 7 | Reserved            | RO  | _                                                                                 | 0000    | _                                |  |  |  |
| 6      | Preamble Suppressed | RO  | Not Supported                                                                     | 0       | _                                |  |  |  |
| 5      | AN Complete         | RO  | = 1, Auto-negotiation complete<br>= 0, Auto-negotiation not completed             | 0       | Reg. 30, bit 6<br>Reg. 46, bit 6 |  |  |  |
| 4      | Far-End Fault       | RO  | = 1, Far-end fault detected<br>= 0, No far-end fault detected                     | 0       | Reg. 31, bit 0                   |  |  |  |
| 3      | AN Capable          | RO  | = 1, Auto-negotiation capable<br>= 0, Not auto-negotiation capable                | 1       | Reg. 28, bit 7<br>Reg. 44, bit 7 |  |  |  |

## TABLE 3-3: PHY1 REGISTER 1 (PHYAD = 0X1, REGAD = 0X1): MII BASIC STATUS PHY2 REGISTER 1 (PHYAD = 0X2, REGAD = 0X1): MII BASIC STATUS (CONTINUED)

| Bit | Name             | R/W | Description                          | Default | Reference                        |
|-----|------------------|-----|--------------------------------------|---------|----------------------------------|
| 2   | Link Status      | RO  | = 1, Link is up<br>= 0, Link is down | 0       | Reg. 30, bit 5<br>Reg. 46, bit 5 |
| 1   | Jabber Test      | RO  | Not Supported                        | 0       | _                                |
| 0   | Extended Capable | RO  | = 0, Not extended register capable   | 0       | _                                |

## TABLE 3-4: PHY1 REGISTER 2 (PHYAD = 0X1, REGAD = 0X2): PHYID HIGH PHY1 REGISTER 2 (PHYAD = 0X2, REGAD = 0X2): PHYID HIGH

| Bit  | Name       | R/W | Description           | Default |
|------|------------|-----|-----------------------|---------|
| 15-0 | PHYID High | RO  | High Order PHYID Bits | 0x0022  |

## TABLE 3-5: PHY1 REGISTER 3 (PHYAD = 0X1, REGAD = 0X3): PHYID LOW PHY1 REGISTER 3 (PHYAD = 0X2, REGAD = 0X3): PHYID LOW

| Bit  | Name      | R/W | Description          | Default |
|------|-----------|-----|----------------------|---------|
| 15-0 | PHYID low | RO  | Low Order PHYID Bits | 0x1430  |

# TABLE 3-6: PHY1 REGISTER 4 (PHYAD = 0X1, REGAD = 0X4): AUTO-NEGOTIATION ADVERTISEMENT ABILITY PHY1 REGISTER 4 (PHYAD = 0X2, REGAD = 0X4): AUTO-NEGOTIATION ADVERTISEMENT ABILITY

| Bit        | Name           | R/W | Description                                                                             | Default | Reference                        |
|------------|----------------|-----|-----------------------------------------------------------------------------------------|---------|----------------------------------|
| 15         | Next Page      | RO  | Not supported                                                                           | 0       | _                                |
| 14         | Reserved       | RO  | _                                                                                       | 0       | _                                |
| 13         | Remote Fault   | RO  | Not supported                                                                           | 0       | _                                |
| 12 -<br>11 | Reserved       | RO  | _                                                                                       | 00      | _                                |
| 10         | Pause          | R/W | = 1, Advertise pause ability<br>= 0, Do not advertise pause ability                     | 1       | Reg. 28, bit 4<br>Reg. 44, bit 4 |
| 9          | Reserved       | R/W | _                                                                                       | 0       | _                                |
| 8          | Adv 100 Full   | R/W | = 1, Advertise 100 full duplex ability<br>= 0, Do not advertise 100 full duplex ability | 1       | Reg. 28, bit 3<br>Reg. 44, bit 3 |
| 7          | Adv 100 Half   | R/W | = 1, Advertise 100 half duplex ability<br>= 0, Do not advertise 100 half duplex ability | 1       | Reg. 28, bit 2<br>Reg. 44, bit 2 |
| 6          | Adv 10 Full    | R/W | = 1, Advertise 10 full duplex ability<br>= 0, Do not advertise 10 full duplex ability   | 1       | Reg. 28, bit 1<br>Reg. 44, bit 1 |
| 5          | Adv 10 Half    | R/W | = 1, Advertise 10 half duplex ability<br>= 0, Do not advertise 10 half duplex ability   | 1       | Reg. 28, bit 0<br>Reg. 44, bit 0 |
| 4-0        | Selector Field | RO  | 802.3                                                                                   | 00001   |                                  |

## TABLE 3-7: PHY1 REGISTER 5 (PHYAD = 0X1, REGAD = 0X5): AUTO-NEGOTIATION LINK PARTNER ABILITY PHY1 REGISTER 5 (PHYAD = 0X2, REGAD = 0X5): AUTO-NEGOTIATION LINK PARTNER ABILITY

| Bit   | Name         | R/W | Description   | Default | Reference |
|-------|--------------|-----|---------------|---------|-----------|
| 15    | Next Page    | RO  | Not supported | 0       | _         |
| 14    | LP ACK       | RO  | Not supported | 0       | _         |
| 13    | Remote Fault | RO  | Not supported | 0       | _         |
| 12-11 | Reserved     | RO  | _             | 00      | _         |

TABLE 3-7: PHY1 REGISTER 5 (PHYAD = 0X1, REGAD = 0X5): AUTO-NEGOTIATION LINK PARTNER ABILITY
PHY1 REGISTER 5 (PHYAD = 0X2, REGAD = 0X5): AUTO-NEGOTIATION LINK PARTNER ABILITY

| Bit | Name         | R/W | Description                      | Default | Reference                        |
|-----|--------------|-----|----------------------------------|---------|----------------------------------|
| 10  | Pause        | RO  | Link partner pause capability    | 0       | Reg. 30, bit 4<br>Reg. 46, bit 4 |
| 9   | Reserved     | RO  | _                                | 0       | _                                |
| 8   | Adv 100 Full | RO  | Link partner 100 full capability | 0       | Reg. 30, bit 3<br>Reg. 46, bit 3 |
| 7   | Adv 100 Half | RO  | Link partner 100 half capability | 0       | Reg. 30, bit 2<br>Reg. 46, bit 2 |
| 6   | Adv 10 Full  | RO  | Link partner 10 full capability  | 0       | Reg. 30, bit 1<br>Reg. 46, bit 1 |
| 5   | Adv 10 half  | RO  | Link partner 10 half capability  | 0       | Reg. 30, bit 0<br>Reg. 46, bit 0 |
| 4-0 | Reserved     | RO  | _                                | 00000   | _                                |

TABLE 3-8: PHY1 REGISTER 29 (PHYAD = 0X1, REGAD = 0X1D): NOT SUPPORTED PHY2 REGISTER 29 (PHYAD = 0X2, REGAD = 0X1D): LINKMD® CONTROL/STATUS

| Bit     | Name            | R/W         | Description                                                                                                                                                                                             | Default     | Reference                                  |
|---------|-----------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------|
| 15      | Vct_enable      | R/W<br>(SC) | = 1, Enable cable diagnostic. After VCT test has completed, this bit will be self-cleared. = 0, Indicate cable diagnostic test (if enabled) has completed and the status information is valid for read. | 0           | Reg. 42, bit 4                             |
| 14 - 13 | Vct_result      | RO          | = 00, Normal condition<br>= 01, Open condition detected in cable<br>= 10, Short condition detected in cable<br>= 11, Cable diagnostic test has failed                                                   | 00          | Reg 42, bit[6:5]                           |
| 12      | Vct 10M Short   | RO          | = 1, Less than 10 meter short                                                                                                                                                                           | 0           | Reg. 42, bit 7                             |
| 11 - 9  | Reserved        | RO          | Reserved                                                                                                                                                                                                | 000         | _                                          |
| 8 - 0   | Vct_fault_count | RO          | Distance to the fault. It's approximately 0.4m*vct_fault_count[8:0]                                                                                                                                     | {0, (0x00)} | {(Reg. 42, bit 0),<br>(Reg. 43, bit[7:0])} |

TABLE 3-9: PHY1 REGISTER 31 (PHYAD = 0X1, REGAD = 0X1F): PHY SPECIAL CONTROL/STATUS
PHY2 REGISTER 31 (PHYAD = 0X2, REGAD = 0X1F): PHY SPECIAL CONTROL/STATUS

| Bit  | Name         | R/W | Description                                                | Default     | Reference                                                                       |
|------|--------------|-----|------------------------------------------------------------|-------------|---------------------------------------------------------------------------------|
| 15-6 | Reserved     | RO  | Reserved                                                   | {(0x00),00} |                                                                                 |
| 5    | Polrvs       | RO  | = 1, Polarity is reversed<br>= 0, Polarity is not reversed | 0           | Reg. 31, bit 5<br>Reg. 47, bit 5<br>Note: This bit is<br>only valid for<br>10BT |
| 4    | MDI-X status | RO  | = 1, MDI-X<br>= 0, MDI                                     | 0           | Reg. 30, bit 7<br>Reg. 46, bit 7                                                |
| 3    | Force_Ink    | R/W | = 1, Force link pass<br>= 0, Normal Operation              | 0           | Reg. 26, bit 3<br>Reg. 42, bit 3                                                |

TABLE 3-9: PHY1 REGISTER 31 (PHYAD = 0X1, REGAD = 0X1F): PHY SPECIAL CONTROL/ STATUS
PHY2 REGISTER 31 (PHYAD = 0X2, REGAD = 0X1F): PHY SPECIAL CONTROL/ STATUS

| Bit | Name                 | R/W | Description                                                                                                                                                                                                                                                                                         | Default | Reference                        |
|-----|----------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------|
| 2   | Pwrsave              | R/W | = 0, Enable power saving<br>= 1, Disable power saving                                                                                                                                                                                                                                               | 1       | Reg. 26, bit 2<br>Reg. 42, bit 2 |
| 1   | Remote Loop-<br>back | R/W | = 1, Perform Remote loopback, as follows: Port 1 (reg. 26, bit 1 = '1') Start: RXP1/RXM1 (port 1) Loopback: PMD/PMA of port 1's PHY End: TXP1/TXM1 (port 1) Port 2 (reg. 42, bit 1 = '1') Start: RXP2/RXM2 (port 2) Loopback: PMD/PMA of port 2's PHY End: TXP2/TXM2 (port 2) = 0, Normal Operation | 0       | Reg. 26, bit 1<br>Reg. 42, bit 1 |
| 0   | Reserved             | R/W | Reserved Do not change the default value.                                                                                                                                                                                                                                                           | 0       | _                                |

#### 3.2 Memory Map (8-bit Registers)

#### **TABLE 3-10: GLOBAL REGISTERS**

| Register (Decimal) | Register (Hex) | Description              |
|--------------------|----------------|--------------------------|
| 0 - 1              | 0x00 - 0x01    | Chip ID Registers        |
| 2 - 15             | 0x02 - 0x0F    | Global Control Registers |

#### TABLE 3-11: PORT REGISTERS

| Register (Decimal) | Register (Hex) | Description                                           |
|--------------------|----------------|-------------------------------------------------------|
| 16 - 29            | 0x10 - 0x1D    | Port 1 Control Registers, including MII PHY Registers |
| 30 - 31            | 0x1E - 0x1F    | Port 1 Status Registers, including MII PHY Registers  |
| 32 - 45            | 0x20 - 0x2D    | Port 2 Control Registers, including MII PHY Registers |
| 46 - 47            | 0x2E - 0x2F    | Port 2 Status Registers, including MII PHY Registers  |
| 48 - 57            | 0x30 - 0x39    | Port 3 Control Registers                              |
| 58 - 62            | 0x3A - 0x3E    | Reserved                                              |
| 63                 | 0x3F           | Port 3 Status Registers                               |
| 64 - 95            | 0x40 - 0x5F    | Reserved                                              |

#### TABLE 3-12: ADVANCED CONTROL REGISTERS

| Bit       | Default     | Description                           |
|-----------|-------------|---------------------------------------|
| 96 - 111  | 0x60 - 0x6F | TOS priority control registers        |
| 112 - 117 | 0x70 - 0x75 | Switch engine's MAC address registers |
| 118 - 120 | 0x76 - 0x78 | User defined registers                |
| 121 - 122 | 0x79 - 0x7A | Indirect access control registers     |
| 123 - 131 | 0x7B - 0x83 | Indirect data registers               |
| 142 - 153 | 0x8E - 0x99 | Station address                       |
| 154 - 165 | 0x9A - 0xA5 | Egress data rate limit                |
| 166       | 0xA6        | Device mode indicator                 |

TABLE 3-12: ADVANCED CONTROL REGISTERS

| Bit       | Default     | Description                             |
|-----------|-------------|-----------------------------------------|
| 167 - 170 | 0xA7 - 0xAA | High priority packet buffer reserved    |
| 171 - 174 | 0xAB - 0xAE | PM usage flow control select mode       |
| 175 - 186 | 0xAF - 0xBA | TXQ split                               |
| 187 - 188 | 0xBB - 0xBC | Link change interrupt register          |
| 189       | 0xBD        | Force pause off iteration limit enable  |
| 192       | 0xC0        | Fiber signal threshold                  |
| 194       | 0xC2        | Insert SRC PVID                         |
| 195       | 0xC3        | Power management and LED mode           |
| 196       | 0xC4        | Sleep mode                              |
| 198       | 0xC6        | Forward invalid VID frame and host mode |

#### 3.3 Register Description

#### Global Registers (Registers 0 - 15)

TABLE 3-13: REGISTER 0 (0X00): CHIP ID0

| Bit   | Name      | R/W | Description | Default |
|-------|-----------|-----|-------------|---------|
| 7 - 0 | Family ID | RO  | Chip family | 0x88    |

TABLE 3-14: REGISTER 1 (0X01): CHIP ID1 / START SWITCH

| Bit   | Name         | R/W | Description                                             | Default |
|-------|--------------|-----|---------------------------------------------------------|---------|
| 7 - 4 | Chip ID      | RO  | 0x3 is assigned to M series (73M)                       | 0x3     |
| 3 - 1 | Revision ID  | RO  | Revision ID                                             | _       |
| 0     | Start Switch | RW  | = 1, start the switch (default)<br>= 0, stop the switch | 1       |

TABLE 3-15: REGISTER 2 (0X02): GLOBAL CONTROL 0

| Bit | Name                     | R/W | Description                                                                                                | Default |
|-----|--------------------------|-----|------------------------------------------------------------------------------------------------------------|---------|
| 7   | New Back-off<br>Enable   | R/W | New back-off algorithm designed for UNH = 1, Enable = 0, Disable                                           | 0       |
| 6   | Reserved                 | RO  | Reserved                                                                                                   | 0       |
| 5   | Flush Dynamic MAC Table  | R/W | = 1, Enable flush dynamic MAC table for spanning tree application = 0, Disable                             | 0       |
| 4   | Flush Static MAC Table   | R/W | = 1, Enable flush static MAC table for spanning tree application = 0, Disable                              | 0       |
| 3   | Pass Flow Control Packet | R/W | = 1, Switch will pass 802.1x "flow control" packets<br>= 0, Switch will drop 802.1x "flow control" packets | 0       |
| 2   | Reserved                 | RO  | Reserved Do not change the default value.                                                                  | 0       |
| 1   | Reserved                 | RO  | Reserved Do not change the default value.                                                                  | 0       |
| 0   | Reserved                 | RO  | Reserved                                                                                                   | 0       |

This register contains the TOS priority control bits for the switch function.

TABLE 3-16: REGISTER 3 (0X03): GLOBAL CONTROL 1

| Bit | Name                                                  | R/W | Description                                                                                                                                                                                | Default |
|-----|-------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Pass All Frames                                       | R/W | = 1, Switch all packets including bad ones. Used solely for debugging purposes. Works in conjunction with sniffer mode only.                                                               | 0       |
| 6   | Port 3 Tail Tag Mode Enable                           | R/W | = 1, Enable port 3 tail tag mode.<br>= 0, Disable.                                                                                                                                         | 0       |
| 5   | IEEE 802.3x Transmit Direction<br>Flow Control Enable | R/W | = 1, Will enable transmit direction flow control feature.<br>= 0, Will not enable transmit direction flow control feature. Switch will not generate any flow control (PAUSE) frame.        | 1       |
| 4   | IEEE 802.3x Receive Direction<br>Flow Control Enable  | R/W | = 1, Will enable receive direction flow control feature. = 0, Will not enable receive direction flow control feature. Switch will not react to any flow control (PAUSE) frame it receives. | 1       |
| 3   | Frame Length Field Check                              | R/W | = 1, Will check frame length field in the IEEE packets. If the actual length does not match, the packet will be dropped (for Length/Type field < 1500). = 0, Not check                     | 0       |
| 2   | Aging Enable                                          | R/W | = 1, Enable age function in the chip<br>= 0, Disable age function in the chip                                                                                                              | 1       |
| 1   | Fast Age Enable                                       | R/W | = 1, Turn on fast age (800 μs)                                                                                                                                                             | 0       |
| 0   | Aggressive Back-off Enable                            | R/W | = 1, Enable more aggressive back off algorithm in half duplex mode to enhance performance. This is not an IEEE standard.                                                                   | 0       |

#### TABLE 3-17: REGISTER 4 (0X04): GLOBAL CONTROL 2

| Bit | Name                                        | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Default |
|-----|---------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Unicast<br>Port-VLAN Mismatch Discard       | R/W | This feature is used with port-VLAN (described in reg. 17, reg. 33,)  = 1, All packets can not cross VLAN boundary  = 0, Unicast packets (excluding unkown/multicast/broadcast) can cross VLAN boundary  Note: Port mirroring is not supported if this bit is set to "0".                                                                                                                                                                                                                           | 1       |
| 6   | Multicast Storm Protection<br>Disable       | R/W | = 1, "Broadcast Storm Protection" does not include multi-<br>cast packets. Only DA = FF-FF-FF-FF-FF packets<br>will be regulated.<br>= 0, "Broadcast Storm Protection" includes<br>DA = FF-FF-FF-FF-FF-FF and DA[40] = 1 packets.                                                                                                                                                                                                                                                                   | 1       |
| 5   | Back Pressure<br>Mode                       | R/W | = 1, Carrier sense based backpressure is selected<br>= 0, Collision based backpressure is selected.                                                                                                                                                                                                                                                                                                                                                                                                 | 1       |
| 4   | Flow Control and Back Pressure<br>Fair Mode | R/W | = 1, Fair mode is selected. In this mode, if a flow control port and a non-flow control port talk to the same destination port, packets from the non-flow control port may be dropped. This is to prevent the flow control port from being flow controlled for an extended period of time. = 0, In this mode, if a flow control port and a non-flow control port talk to the same destination port, the flow control port will be flow controlled. This may not be "fair" to the flow control port. | 1       |

TABLE 3-17: REGISTER 4 (0X04): GLOBAL CONTROL 2

| Bit | Name                                      | R/W | Description                                                                                                                                                                                                                         | Default |
|-----|-------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 3   | No Excessive Collision Drop               | R/W | <ul><li>= 1, The switch will not drop packets when 16 or more collisions occur.</li><li>= 0, The switch will drop packets when 16 or more collisions occur.</li></ul>                                                               | 0       |
| 2   | Huge Packet Support                       | R/W | <ul> <li>= 1, Will accept packet sizes up to 1916 bytes (inclusive). This bit setting will override setting from bit 1 of this register.</li> <li>= 0, The max packet size will be determined by bit 1 of this register.</li> </ul> | 0       |
| 1   | Legal Maximum Packet Size<br>Check Enable | R/W | <ul> <li>= 0, Will accept packet sizes up to 1536 bytes (inclusive).</li> <li>= 1, 1522 bytes for tagged packets, 1518 bytes for untagged packets. Any packets larger than the specified value will be dropped.</li> </ul>          | 0       |
| 0   | Reserved                                  | R/W | Reserved Do not change the default value                                                                                                                                                                                            | 0       |

#### TABLE 3-18: REGISTER 5 (0X05): GLOBAL CONTROL 3

| Bit | Name                                         | R/W | Description                                                                                                                                                                                                                                                                                                                                                                           | Default |
|-----|----------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | 802.1Q VLAN Enable                           | R/W | = 1, 802.1Q VLAN mode is turned on. VLAN table needs to set up before the operation. = 0, 802.1Q VLAN is disabled.                                                                                                                                                                                                                                                                    | 0       |
| 6   | IGMP Snoop Enable on Switch<br>MII Interface | R/W | = 1, IGMP snoop is enabled. All IGMP packets will be forwarded to the Switch MII port. = 0, IGMP snoop is disabled.                                                                                                                                                                                                                                                                   | 0       |
| 5   | Reserved                                     | RO  | Reserved Do not change the default values.                                                                                                                                                                                                                                                                                                                                            | 0       |
| 4   | Reserved                                     | RO  | Reserved Do not change the default values.                                                                                                                                                                                                                                                                                                                                            | 0       |
| 3   | Weighted<br>Fair Queue<br>Enable             | R/W | = 0, Priority method set by the registers 175-186 bit [7]=0 for port 1, port 2 and port 3. = 1, Weighted Fair Queueing enabled. When all four queues have packets waiting to transmit, the bandwidth allocation is q3:q2:q1:q0 = 8:4:2:1. If any queues are empty, the highest non-empty queue gets one more weighting. For example, if q2 is empty, q3:q2:q1:q0 becomes (8+1):0:2:1. | 0       |
| 2   | Reserved                                     | RO  | Reserved Do not change the default values.                                                                                                                                                                                                                                                                                                                                            | 0       |
| 1   | Reserved                                     | RO  | Reserved Do not change the default values.                                                                                                                                                                                                                                                                                                                                            | 0       |
| 0   | Sniff Mode Select                            | R/W | = 1, Will do RX AND TX sniff (both source port and destination port need to match) = 0, Will do RX OR TX sniff (either source port or destination port needs to match). This is the mode used to implement RX only sniff.                                                                                                                                                             | 0       |

TABLE 3-19: REGISTER 6 (0X06): GLOBAL CONTROL 4

| Bit | Name                                                     | R/W | Description                                                                                                                                                                                                            | Default                                                                                                                                |
|-----|----------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved                                                 | RO  | Reserved Do not change the default values.                                                                                                                                                                             | 0                                                                                                                                      |
| 6   | Port 3 Duplex<br>Mode Selec-<br>tion                     | R/W | = 1, Enable Port 3 MII to half-duplex mode.<br>= 0, Enable Port 3 MII to full-duplex mode.                                                                                                                             | 0 Pin P1LED0 strap option. Pull-up(1): Half -duplex mode Pull-down(0): Full-duplex mode (default) Note: P1LED0 has internal pull-down. |
| 5   | Port 3 Flow<br>Control<br>Enable                         | R/W | <ul> <li>= 1, Enable full duplex flow control on Switch port</li> <li>3 MII interface.</li> <li>= 0, Disable full duplex flow control on Switch port</li> <li>3 MII interface.</li> </ul>                              | 1 Pin P1LED1 strap option. Pull- up(1): Enable flow control. Pull-down(0): Disable flow c.ontrol. Note: P1LED1 has internal pull-up.   |
| 4   | Port 3 Speed selection                                   | R/W | = 1, The port 3 MII switch interface is in 10 Mbps mode. = 0, The port 3 MII switch interface is in 100 Mbps mode.                                                                                                     | 0 Pin P3SPD strap option. Pull-up(1): Enable 10 Mbps Pull-down(0): Enable 100 Mbps (default) Note: P3SPD has internal pull-down.       |
| 3   | Null VID<br>Replacement                                  | R/W | = 1, Will replace NULL VID with port VID (12 bits).<br>= 0, No replacement for NULL VID.                                                                                                                               | 0                                                                                                                                      |
| 2-0 | Broadcast<br>Storm Protec-<br>tion Rate(1)<br>Bit [10:8] | R/W | This register along with the next register determines how many "64 byte blocks" of packet data are allowed on an input port in a preset period. The period is 67 ms for 100 BT or 500 ms for 10 BT. The default is 1%. | 000                                                                                                                                    |

#### TABLE 3-20: REGISTER 7 (0X07): GLOBAL CONTROL 5

| Bit | Name                                               | R/W | Description                                                                                                                                                                                                                | Default |
|-----|----------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7-0 | Broadcast Storm Protection Rate (Note 1) Bit [7:0] | R/W | This register along with the previous register determines how many "64 byte blocks" of packet data are allowed on an input port in a preset period. The period is 67 ms for 100 BT or 500 ms for 10 BT. The default is 1%. | 0x63    |

**Note 1:** 100 BT Rate: 148,800 frames/sec \* 67 ms/interval \* 1% = 99 frames/interval (approx.) = 0x63

#### TABLE 3-21: REGISTER 8 (0X08): GLOBAL CONTROL 6

| Bit | Name            | R/W | Description                                | Default |
|-----|-----------------|-----|--------------------------------------------|---------|
| 7-0 | Factory Testing | RO  | Reserved Do not change the default values. | 0x00    |

#### TABLE 3-22: REGISTER 9 (0X09): GLOBAL CONTROL 7

| Bit | Name            | R/W | Description                                | Default |
|-----|-----------------|-----|--------------------------------------------|---------|
| 7-0 | Factory Testing | RO  | Reserved Do not change the default values. | 0x24    |

#### TABLE 3-23: REGISTER 10 (0X0A): GLOBAL CONTROL 8

| Bit   | Name            | R/W | Description                                | Default |
|-------|-----------------|-----|--------------------------------------------|---------|
| 7 - 0 | Factory Testing | RO  | Reserved Do not change the default values. | 0x35    |

#### TABLE 3-24: REGISTER 11 (0X0B): GLOBAL CONTROL 9

| Bit   | Name                             | R/W | Description                                                                                                                                                                                                                                                                                               | Default |
|-------|----------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | CPU interface Clock<br>Selection | R/W | = 00, 31.25 MHz supports SPI speed below 6 MHz<br>= 01, 62.5 MHz supports SPI speed between 6 MHz to<br>12.5 MHz<br>= 10, 125MHz supports SPI speed above 12.5MHz<br>Note: Lower clock speed will save more power consump-<br>tion, It is better set to 31.25 MHz if SPI doesn't request a<br>high speed. | 10      |
| 5 - 4 | Reserved                         | RO  | N/A Don't change                                                                                                                                                                                                                                                                                          | 00      |
| 3 - 2 | Reserved                         | RO  | N/A Don't change                                                                                                                                                                                                                                                                                          | 10      |
| 1     | Reserved                         | RO  | N/A Don't change                                                                                                                                                                                                                                                                                          | 0       |
| 0     | Reserved                         | RO  | N/A Don't change                                                                                                                                                                                                                                                                                          | 0       |

#### TABLE 3-25: REGISTER 12 (0X0C): GLOBAL CONTROL 10

| Bit   | Name    | R/W | Description                                                                                                               | Default |
|-------|---------|-----|---------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | Tag_0x3 | R/W | IEEE 802.1p mapping. The value in this field is used as the frame's priority when its IEEE 802.1p tag has a value of 0x3. | 01      |
| 5 - 4 | Tag_0x2 | R/W | IEEE 802.1p mapping. The value in this field is used as the frame's priority when its IEEE 802.1p tag has a value of 0x2. | 01      |
| 3 - 2 | Tag_0x1 | R/W | IEEE 802.1p mapping. The value in this field is used as the frame's priority when its IEEE 802.1p tag has a value of 0x1. | 00      |
| 1 - 0 | Tag_0x0 | R/W | IEEE 802.1p mapping. The value in this field is used as the frame's priority when its IEEE 802.1p tag has a value of 0x0. | 00      |

#### TABLE 3-26: REGISTER 13 (0X0D): GLOBAL CONTROL 11

| Bit   | Name    | R/W | Description                                                                                                               | Default |
|-------|---------|-----|---------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | Tag_0x7 | R/W | IEEE 802.1p mapping. The value in this field is used as the frame's priority when its IEEE 802.1p tag has a value of 0x7. | 11      |
| 5 - 4 | Tag_0x6 | R/W | IEEE 802.1p mapping. The value in this field is used as the frame's priority when its IEEE 802.1p tag has a value of 0x6. | 11      |
| 3 - 2 | Tag_0x5 | R/W | IEEE 802.1p mapping. The value in this field is used as the frame's priority when its IEEE 802.1p tag has a value of 0x5. | 10      |
| 1 - 0 | Tag_0x4 | R/W | IEEE 802.1p mapping. The value in this field is used as the frame's priority when its IEEE 802.1p tag has a value of 0x4. | 10      |

TABLE 3-27: REGISTER 14 (0X0E): GLOBAL CONTROL 12

| Bit   | Default                               | R/W | Description                                                                                                                                                                                                                                                    | Default |
|-------|---------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | Unknown Packet<br>Default Port Enable | R/W | Send packets with unknown destination MAC addresses to specified port(s) in bits [2:0] of this register.  = 0, Disable  = 1, Enable                                                                                                                            | 0       |
| 6     | Drive Strength of I/O<br>Pad          | R/W | = 1, 16 mA<br>= 0, 8 mA                                                                                                                                                                                                                                        | 1       |
| 5     | Reserved                              | R/W | Reserved Do not change the default values.                                                                                                                                                                                                                     | 0       |
| 4     | Reserved                              | RO  | Reserved                                                                                                                                                                                                                                                       | 0       |
| 3     | Reserved                              | R/W | Reserved Do not change the default values.                                                                                                                                                                                                                     | 0       |
| 2 - 0 | Unknown Packet<br>Default Port        | R/W | Specify which port(s) to send packets with unknown destination MAC addresses. This feature is enabled by bit [7] of this register. Bit 2 stands for port 3. Bit 1 stands for port 2. Bit 0 stands for port 1.  An '1' includes a port. An '0' excludes a port. | 111     |

#### TABLE 3-28: REGISTER 15 (0X0F): GLOBAL CONTROL 13

| Bit   | Name        | R/W | Description                                                                                                                                                                                     | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 3 | PHY Address | R/W | 00000 : N/A 00001 : Port 1 PHY address is 0x1 00010 : Port 1 PHY address is 0x2 11101 : Port 1 PHY address is 0x29 11110 : N/A 11111 : N/A  Note: Port 2 PHY address = (Port 1 PHY address) + 1 | 00001   |
| 2 - 0 | Reserved    | RO  | Reserved Do not change the default values.                                                                                                                                                      | 000     |

#### 3.4 Port Registers (Registers 16 - 95)

The following registers are used to enable features that are assigned on a per port basis. The register bit assignments are the same for all ports, but the address for each port is different, as indicated.

TABLE 3-29: REGISTER 16 (0X10): PORT 1 CONTROL 0

REGISTER 32 (0X20): PORT 2 CONTROL 0 REGISTER 48 (0X30): PORT 3 CONTROL 0

| Bit   | Name                                    | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Default |
|-------|-----------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | Broadcast Storm Pro-<br>tection Enable  | R/W | <ul><li>= 1, Enable broadcast storm protection for ingress packets on port.</li><li>= 0, Disable broadcast storm protection.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0       |
| 6     | DiffServ Priority Classification Enable | R/W | = 1, Enable DiffServ priority classification for ingress packets (IPv4) on port.<br>= 0, Disable DiffServ function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0       |
| 5     | 802.1p Priority Classification Enable   | R/W | = 1, Enable 802.1p priority classification for ingress packets on port. = 0, Disable 802.1p                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0       |
| 4 - 3 | Port-based Priority<br>Classification   | R/W | = 00, Ingress packets on port will be classified as priority 0 queue if "Diffserv" or "802.1p" classification is not enabled or fails to classify. = 01, Ingress packets on port will be classified as priority 1 queue if "Diffserv" or "802.1p" classification is not enabled or fails to classify. = 10, Ingress packets on port will be classified as priority 2 queue if "Diffserv" or "802.1p" classification is not enabled or fails to classify. = 11, Ingress packets on port will be classified as priority 3 queue if "Diffserv" or "802.1p" classification is not enabled or fails to classify. Note: "DiffServ", "802.1p" and port priority can be enabled at the same time. The OR'ed result of 802.1p and DSCP overwrites the port priority. | 00      |
| 2     | Tag Insertion                           | R/W | = 1, When packets are output on the port, the switch will add 802.1p/q tags to packets without 802.1p/q tags when received. The switch will not add tags to packets already tagged. The tag inserted is the ingress port's "port VID". = 0, Disable tag insertion.  Note: For the tag insertion available, the register 194 bits [5:0] have to be set first.                                                                                                                                                                                                                                                                                                                                                                                                | 0       |
| 1     | Tag Removal                             | R/W | = 1, When packets are output on the port, the switch will remove 802.1p/q tags from packets with 802.1p/q tags when received. The switch will not modify packets received without tags.  = 0, Disable tag removal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0       |
| 0     | TXQ Split Enable                        | R/W | = 1, Split TXQ to 4 queue configuration. It cannot be enable at the same time with split 2 queue at register 18, 34,50 bit 7. = 0, No split, treated as 1 queue configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0       |

TABLE 3-30: REGISTER 17 (0X11): PORT 1 CONTROL 1 REGISTER 33 (0X21): PORT 2 CONTROL 1 REGISTER 49 (0X31): PORT 3 CONTROL 1

| Bit   | Name                      | R/W | Description                                                                                                                                                                                                                                                                                           | Default |
|-------|---------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | Sniffer Port              | R/W | = 1, Port is designated as sniffer port and will transmit packets that are monitored.<br>= 0, Port is a normal port                                                                                                                                                                                   | 0       |
| 6     | Receive Sniff             | R/W | = 1, All packets received on the port will be marked as<br>"monitored packets" and forwarded to the designated<br>"sniffer port"<br>= 0, No receive monitoring                                                                                                                                        | 0       |
| 5     | Transmit Sniff            | R/W | = 1, All packets transmitted on the port will be marked as<br>"monitored packets" and forwarded to the designated<br>"sniffer port"<br>= 0, No transmit monitoring                                                                                                                                    | 0       |
| 4     | Double Tag                | R/W | <ul> <li>= 1, All packets will be tagged with port default tag of ingress port regardless of the original packets are tagged or not.</li> <li>= 0, Do not double tagged on all packets</li> </ul>                                                                                                     | 0       |
| 3     | User Priority Ceiling     | R/W | = 1, If the packet's "user priority field" is greater than the "user priority field" in the port default tag register, replace the packet's "user priority field" with the "user priority field" in the port default tag register. = 0, Do not compare and replace the packet's 'user priority field" | 0       |
| 2 - 0 | Port VLAN Member-<br>ship | R/W | Define the port's egress port VLAN membership. The port can only communicate within the membership. Bit 2 stands for port 3, bit 1 stands for port 2, bit 0 stands for port 1. An '1' includes a port in the membership. An '0' excludes a port from membership.                                      | 111     |

TABLE 3-31: REGISTER 18 (0X12): PORT 1 CONTROL 2 REGISTER 34 (0X22): PORT 2 CONTROL 2 REGISTER 50 (0X32): PORT 3 CONTROL 2

| Bit | Name                                | R/W | Description                                                                                                                                                                   | Default |
|-----|-------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Enable 2 Queue Split<br>of Tx Queue | R/W | = 1, Enable It cannot be enable at the same time with split 4 queue at register 16,32 and 48 bit 0. = 0, Disable                                                              | 0       |
| 6   | Ingress VLAN Filtering              | R/W | = 1,Tthe switch will discard packets whose VID port membership in VLAN table bits [18:16] does not include the ingress port. = 0, No ingress VLAN filtering.                  | 0       |
| 5   | Discard non PVID Packets            | R/W | = 1, The switch will discard packets whose VID does not match ingress port default VID. = 0, No packets will be discarded                                                     | 0       |
| 4   | Force Flow Control                  | R/W | <ul><li>= 1, Will always enable full duplex flow control on the port, regardless of AN result.</li><li>= 0, Full duplex flow control is enabled based on AN result.</li></ul> | _       |
| 3   | Back Pressure Enable                | R/W | = 1, Enable port's half duplex back pressure<br>= 0, Disable port's half duplex back pressure                                                                                 | 0       |
| 2   | Transmit Enable                     | R/W | = 1, Enable packet transmission on the port<br>= 0, Disable packet transmission on the port                                                                                   | 1       |

TABLE 3-31: REGISTER 18 (0X12): PORT 1 CONTROL 2

REGISTER 34 (0X22): PORT 2 CONTROL 2

REGISTER 50 (0X32): PORT 3 CONTROL 2 (CONTINUED)

| Bit | Name             | R/W | / Description                                                                          |   |
|-----|------------------|-----|----------------------------------------------------------------------------------------|---|
| 1   | Receive Enable   | R/W | = 1, Enable packet reception on the port<br>= 0, Disable packet reception on the port  | 1 |
| 0   | Learning Disable | R/W | = 1, Disable switch address learning capability<br>= 0, Enable switch address learning | 0 |

TABLE 3-32: REGISTER 19 (0X13): PORT 1 CONTROL 3

REGISTER 35 (0X23): PORT 2 CONTROL 3 REGISTER 51 (0X33): PORT 3 CONTROL 3

| Bit   | Name               | R/W | Description                                                                          | Default |
|-------|--------------------|-----|--------------------------------------------------------------------------------------|---------|
| 7 - 0 | Default Tag [15:8] | R/W | Port's default tag, containing 7 - 5: User priority bits 4: CFI bit 3 - 0: VID[11:8] | 0x00    |

TABLE 3-33: REGISTER 20 (0X14): PORT 1 CONTROL 4

REGISTER 36 (0X24): PORT 2 CONTROL 4 REGISTER 52 (0X34): PORT 3 CONTROL 4

| Bit   | Name              | R/W | Description                                    | Default |
|-------|-------------------|-----|------------------------------------------------|---------|
| 7 - 0 | Default Tag [7:0] | R/W | Port's default tag, containing 7 - 0: VID[7:0] | 0x01    |

TABLE 3-34: REGISTER 21 (0X15): PORT 1 CONTROL 5

REGISTER 37 (0X25): PORT 2 CONTROL 5 REGISTER 53 (0X35): PORT 3 CONTROL 5

| Bit | Name                                                        | R/W | Description                                                                                                                     | Default |
|-----|-------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Port 3 MII mode<br>Selection                                | R/W | = 1, Port 3 MII MAC mode<br>= 0, Port 3 MII PHY mode<br>Note:<br>Bit 7 is reserved in the port 1 and port 2 register control 5. |         |
| 6   | Self-address filtering<br>enable<br>MACA1<br>(not for 0x35) | R/W | = 1, Enable port 1 self-address filtering MACA1<br>= 0, Disable                                                                 | 0       |
| 5   | Self-address filtering<br>enable<br>MACA2<br>(not for 0x35) | R/W | = 1, Enable port 2 Self-address filtering MACA2<br>= 0, Disable                                                                 | 0       |
| 4   | Drop Ingress Tagged<br>Frame                                | R/W | = 1, Enable<br>= 0, Disable                                                                                                     | 0       |

TABLE 3-34: REGISTER 21 (0X15): PORT 1 CONTROL 5

REGISTER 37 (0X25): PORT 2 CONTROL 5 REGISTER 53 (0X35): PORT 3 CONTROL 5

| Bit   | Name       | R/W | Description                                                                                                                                                                                                                                                                                                                       | Default |
|-------|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 3 - 2 | Limit Mode | R/W | Ingress Limit Mode These bits determine what kinds of frames are limited and counted against ingress rate limiting. = 00, Limit and count all frames = 01, Limit and count Broadcast, Multicast, and flooded unicast frames = 10, Limit and count Broadcast and Multicast frames only = 11, Limit and count Broadcast frames only | 0       |
| 1     | Count IFG  | R/W | Count IFG bytes = 1, Each frame's minimum inter frame gap (IFG) bytes (12 per frame) are included in Ingress and Egress rate limiting calculations. = 0, IFG bytes are not counted.                                                                                                                                               | 0       |
| 0     | Count Pre  | R/W | Count Preamble bytes = 1, Each frame's preamble bytes (8 per frame) are included in Ingress and Egress rate limiting calculations. = 0, Preamble bytes are not counted.                                                                                                                                                           | 0       |

TABLE 3-35: REGISTER 22[6:0] (0X16): PORT 1 Q0 INGRESS DATA RATE LIMIT REGISTER 38[6:0] (0X26): PORT 2 Q0 INGRESS DATA RATE LIMIT REGISTER 54[6:0] (0X36): PORT 3 Q0 INGRESS DATA RATE LIMIT

| В   | it  | Name                          | R/W | Description                                                                                                                                                   | Default |
|-----|-----|-------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | 7   | Reserved                      | RO  | _                                                                                                                                                             | 0       |
| 6 - | - 0 | Q0 Ingress Data Rate<br>Limit | R/W | Ingress data rate limit for priority 0 frames Ingress traffic from this priority queue is shaped according to the ingress Data Rate Limit Table_(Table 3-39). | 0       |

TABLE 3-36: REGISTER 23[6:0] (0X17): PORT 1 Q1 INGRESS DATA RATE LIMIT REGISTER 39[6:0] (0X27): PORT 2 Q1 INGRESS DATA RATE LIMIT REGISTER 55[6:0] (0X37): PORT 3 Q1 INGRESS DATA RATE LIMIT

| Bit   | Name                                             | R/W | Description                                                                                                                                                   | Default                                            |
|-------|--------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 7     | Reserved<br>Do not change the<br>default values. | R/W | Reserved Do not change the default values.                                                                                                                    | 0<br>Note: Not<br>Applied to<br>Reg.38<br>(Port 2) |
| 6 - 0 | Q1 Ingress Data Rate<br>Limit                    | R/W | Ingress data rate limit for priority 1 frames Ingress traffic from this priority queue is shaped according to the ingress Data Rate Limit Table (Table 3-39). | 0                                                  |

TABLE 3-37: REGISTER 24[6:0] (0X18): PORT 1 Q2 INGRESS DATA RATE LIMIT REGISTER 40[6:0] (0X28): PORT 2 Q2 INGRESS DATA RATE LIMIT REGISTER 56[6:0] (0X38): PORT 3 Q2 INGRESS DATA RATE LIMIT

| Bit   | Name                                       | R/W | Description                                                                                                                                                   | Default |
|-------|--------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | Reserved Do not change the default values. | RO  | Reserved Do not change the default values.                                                                                                                    | 0       |
| 6 - 0 | Q2 Ingress Data Rate<br>Limit              | R/W | Ingress data rate limit for priority 2 frames Ingress traffic from this priority queue is shaped according to the ingress Data Rate Limit Table (Table 3-39). | 0       |

TABLE 3-38: REGISTER 25[6:0] (0X19): PORT 1 Q3 INGRESS DATA RATE LIMIT REGISTER 41[6:0] (0X29): PORT 2 Q3 INGRESS DATA RATE LIMIT REGISTER 57[6:0] (0X39): PORT 3 Q3 INGRESS DATA RATE LIMIT

| Bit   | Name                                       | R/W | Description                                                                                                                                                   | Default |
|-------|--------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | Reserved Do not change the default values. | RO  | Reserved Do not change the default values.                                                                                                                    | 0       |
| 6 - 0 | Q3 Ingress Data Rate<br>Limit              | R/W | Ingress data rate limit for priority 3 frames Ingress traffic from this priority queue is shaped according to the ingress Data Rate Limit Table (Table 3-39). | 0       |

#### TABLE 3-39: DATA RATE LIMIT TABLE

| Data Rate Limit for Ingress or Egress | 100 BT<br>Register bit[6:0], Q = 03          | 10 BT<br>Register bit[6:0], Q = 03         |
|---------------------------------------|----------------------------------------------|--------------------------------------------|
|                                       | 1 to 0x63 for the Rate<br>1 Mbps to 99 Mbps. | 1 to 0x09 for the rate<br>1 Mbps to 9 Mbps |
|                                       | 0 or 0x64 for the rate 100 Mbps              | 0 or 0x0A for the rate<br>10 Mbps          |
| 64 Kbps                               | 0>                                           | 65                                         |
| 128 Kbps                              | 0>                                           | 66                                         |
| 192 Kbps                              | 0>                                           | 67                                         |
| 256 Kbps                              | 0>                                           | 68                                         |
| 320 Kbps                              | 0>                                           | 69                                         |
| 384 Kbps                              | 0x                                           | 6A                                         |
| 448 Kbps                              | 0x                                           | 6B                                         |
| 512 Kbps                              | 0x                                           | 6C                                         |
| 576 Kbps                              | 0x                                           | 6D                                         |
| 640 Kbps                              | 0x                                           | 6E                                         |
| 704 Kbps                              | 0x                                           | 6F                                         |
| 768 Kbps                              | 0>                                           | 70                                         |
| 832 Kbps                              | 0>                                           | 71                                         |
| 896 Kbps                              | 0>                                           | 72                                         |
| 960 Kbps                              | 0>                                           | 73                                         |

TABLE 3-40: REGISTER 26 (0X1A): PORT 1 PHY SPECIAL CONTROL/STATUS REGISTER 42 (0X2A): PORT 2 PHY SPECIAL CONTROL/STATUS REGISTER 58 (0X3A): RESERVED, NOT APPLIED TO PORT 3

| Bit   | Name               | R/W      | Description                                                                                                                                                                                                                                                                                                  | Default |
|-------|--------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | Vct 10M Short      | RO       | = 1, Less than 10 meter short                                                                                                                                                                                                                                                                                | 0       |
| 6 - 5 | Vct_result         | RO       | <ul> <li>= 00, Normal condition</li> <li>= 01, Open condition detected in cable</li> <li>= 10, Short condition detected in cable</li> <li>= 11, Cable diagnostic test has failed</li> </ul>                                                                                                                  | 00      |
| 4     | Vct_en             | R/W (SC) | <ul> <li>= 1, Enable cable diagnostic test. After VCT test has completed, this bit will be self-cleared.</li> <li>= 0, Indicate cable diagnostic test (if enabled) has completed and the status information is valid for read.</li> </ul>                                                                    | 0       |
| 3     | Force_Ink          | R/W      | = 1, Force link pass<br>= 0, Normal Operation                                                                                                                                                                                                                                                                | 0       |
| 2     | Reserved           | RO       | Reserved Do not change the default value.                                                                                                                                                                                                                                                                    | 1       |
| 1     | Remote Loopback    | R/W      | = 1, Perform Remote loopback, as follows:  Port 1 (reg. 26, bit 1 = '1')  Start: RXP1/RXM1 (port 1)  Loopback: PMD/PMA of port 1's PHY  End: TXP1/TXM1 (port 1)  Port 2 (reg. 42, bit 1 = '1')  Start: RXP2/RXM2 (port 2)  Loopback: PMD/PMA of port 2's PHY  End: TXP2/TXM2 (port 2)  = 0, Normal Operation | 0       |
| 0     | Vct_fault_count[8] | R/O      | Bit[8] of VCT fault count Distance to the fault. It's approximately 0.4m*vct_fault_count[8:0]                                                                                                                                                                                                                | 0       |

TABLE 3-41: REGISTER 27 (0X1B): PORT 1 NOT SUPPORT

REGISTER 43 (0X2B): LINK MD® RESULT

REGISTER 59 (0X3B): RESERVED, NOT APPLIED TO PORT 3

| Bit   | Name                 | R/W | Description                                                                                      | Default |
|-------|----------------------|-----|--------------------------------------------------------------------------------------------------|---------|
| 7 - 0 | Vct_fault_count[7:0] | RO  | Bits[7:0] of VCT fault count Distance to the fault. It's approximately 0.4m*Vct_fault_count[8:0] | 0x00    |

TABLE 3-42: REGISTER 28 (0X1C): PORT 1 CONTROL 12 REGISTER 44 (0X2C): PORT 2 CONTROL 12

REGISTER 60 (0X3C): RESERVED, NOT APPLIED TO PORT 3

| Bit | Name                       | R/W | Description                                                                                                                        | Default                                                                                                   |
|-----|----------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| 7   | Auto-Negotiation<br>Enable | R/W | = 1, Auto-negotiation is on<br>= 0, Disable auto-negotiation; speed and duplex are<br>determined by bits 6 and 5 of this register. | 1<br>For port 1,<br>P1ANEN pin value<br>during reset.<br>For port 2,<br>SMRXD33 pin<br>value during reset |

TABLE 3-42: REGISTER 28 (0X1C): PORT 1 CONTROL 12

REGISTER 44 (0X2C): PORT 2 CONTROL 12

REGISTER 60 (0X3C): RESERVED, NOT APPLIED TO PORT 3 (CONTINUED)

| Bit | Name                                           | R/W | Description                                                                                                                                                                                                                                                                                                            | Default                                                                                                   |
|-----|------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| 6   | Force Speed                                    | R/W | = 1, Forced 100BT if AN is disabled (bit 7)<br>= 0, Forced 10BT if AN is disabled (bit 7)                                                                                                                                                                                                                              | 1<br>For port 1, P1SPD<br>pin value during<br>reset.<br>For port 2,<br>SMRXD32 pin<br>value during reset. |
| 5   | Force Duplex                                   | R/W | = 1, Forced full-duplex if (1) AN is disabled or (2) AN is enabled but failed. = 0, Forced half-duplex if (1) AN is disabled or (2) AN is enabled but failed. Note: This bit or strap pin should be set to '0' for the correct duplex mode indication of LED and register status when the link-up is AN to force mode. | 1<br>For port 1, P1DPX<br>pin value during<br>reset.<br>For port 2,<br>SMRXD31 pin<br>value during reset. |
| 4   | Advertise Flow<br>Control capability           | R/W | = 1, Advertise flow control (pause) capability<br>= 0, Suppress flow control (pause) capability from<br>transmission to link partner                                                                                                                                                                                   | 1                                                                                                         |
| 3   | Advertise 100BT<br>Full-Duplex Capa-<br>bility | R/W | = 1, Advertise 100BT full-duplex capability<br>= 0, Suppress 100BT full-duplex capability from<br>transmission to link partner                                                                                                                                                                                         | 1                                                                                                         |
| 2   | Advertise 100BT<br>Half-Duplex Capa-<br>bility | R/W | = 1, Advertise 100BT half-duplex capability<br>= 0, Suppress 100BT half-duplex capability from<br>transmission to link partner                                                                                                                                                                                         | 1                                                                                                         |
| 1   | Advertise 10BT<br>Full-Duplex Capa-<br>bility  | R/W | = 1, Advertise 10BT full-duplex capability<br>= 0, Suppress 10BT full-duplex capability from<br>transmission to link partner                                                                                                                                                                                           | 1                                                                                                         |
| 0   | Advertise 10BT<br>Half-Duplex Capa-<br>bility  | R/W | = 1, Advertise 10BT half-duplex capability<br>= 0, Suppress 10BT half-duplex capability from<br>transmission to link partner                                                                                                                                                                                           | 1                                                                                                         |

TABLE 3-43: REGISTER 29 (0X1D): PORT 1 CONTROL 13 REGISTER 45 (0X2D): PORT 2 CONTROL 13

REGISTER 61 (0X3D): RESERVED, NOT APPLIED TO PORT 3

| Bit | Name                     | R/W | Description                                                                                                                                                   | Default |
|-----|--------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | LED Off                  | R/W | = 1, Turn off all port's LEDs (LEDx_1, LEDx_0, where "x" is the port number). These pins will be driven high if this bit is set to one. = 0, Normal operation | 0       |
| 6   | Txdis                    | R/W | = 1, Disable the port's transmitter<br>= 0, Normal operation                                                                                                  | 0       |
| 5   | Restart AN               | R/W | = 1, Restart auto-negotiation<br>= 0, Normal operation                                                                                                        | 0       |
| 4   | Disable Far-End<br>Fault | R/W | <ul><li>= 1, Disable far-end fault detection and pattern transmission.</li><li>= 0, Enable far-end fault detection and pattern transmission</li></ul>         | 0       |
| 3   | Power Down               | R/W | = 1, Power down<br>= 0, Normal operation                                                                                                                      | 0       |

TABLE 3-43: REGISTER 29 (0X1D): PORT 1 CONTROL 13 REGISTER 45 (0X2D): PORT 2 CONTROL 13

REGISTER 61 (0X3D): RESERVED, NOT APPLIED TO PORT 3

| Bit | Name                      | R/W | Description                                                                                                                                                                                                                                                                                                               | Default |
|-----|---------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 2   | Disable Auto<br>MDI/MDI-X | R/W | = 1, Disable auto MDI/MDI-X function<br>= 0, Enable auto MDI/MDI-X function                                                                                                                                                                                                                                               | 0       |
| 1   | Force MDI                 | R/W | If auto MDI/MDI-X is disabled, = 1, Force PHY into MDI mode (transmit on RXP/RXM pins) = 0, Force PHY into MDI-X mode (transmit on TXP/ TXM pins)                                                                                                                                                                         | 0       |
| 0   | Loopback                  | R/W | = 1, Perform loopback, as indicated:  Port 1 Loopback (reg. 29, bit 0 = '1')  Start: RXP2/RXM2 (port 2)  Loopback: PMD/PMA of port 1's PHY  End: TXP2/TXM2 (port 2)  Port 2 Loopback (reg. 45, bit 0 = '1')  Start: RXP1/RXM1 (port 1)  Loopback: PMD/PMA of port 2's PHY  End: TXP1/TXM1 (port 1)  = 0, Normal operation | 0       |

Register 30 (0x1E): Port 1 Status 0 Register 46 (0x2E): Port 2 Status 0

TABLE 3-44: REGISTER 62 (0X3E): RESERVED, NOT APPLIED TO PORT 3

| Bit | Name                                     | R/W | Description                                                                                          | Default |
|-----|------------------------------------------|-----|------------------------------------------------------------------------------------------------------|---------|
| 7   | MDI-X Status                             | RO  | = 1, MDI<br>= 0, MDI-X                                                                               | 0       |
| 6   | AN Done                                  | RO  | = 1, Auto-negotiation completed<br>= 0, Auto-negotiation not completed                               | 0       |
| 5   | Link Good                                | RO  | = 1, Link good<br>= 0, Link not good                                                                 | 0       |
| 4   | Partner Flow Control<br>Capability       | RO  | = 1, Link partner flow control (pause) capable<br>= 0, Link partner not flow control (pause) capable | 0       |
| 3   | Partner 100BT Full-<br>Duplex Capability | RO  | = 1, Link partner 100BT full-duplex capable<br>= 0, Link partner not 100BT full duplex capable       | 0       |
| 2   | Partner 100BT Half-<br>Duplex Capability | RO  | = 1, Link partner 100BT half-duplex capable<br>= 0, Link partner not 100BT half duplex capable       | 0       |
| 1   | Partner 10BT Full-<br>Duplex Capability  | RO  | = 1, Link partner 10BT full-duplex capable<br>= 0, Link partner not 10BT full duplex capable         | 0       |
| 0   | Partner 10BT Half-<br>Duplex Capability  | RO  | = 1, Link partner 10BT half-duplex capable<br>= 0, Link partner not 10BT half duplex capable         | 0       |

TABLE 3-45: REGISTER 31 (0X1F): PORT 1 STATUS 1 REGISTER 47 (0X2F): PORT 2 STATUS 1

REGISTER 63 (0X3F): PORT 3 STATUS 1

|     | REGISTER 65 (6X61). FORT SCIATOS I |     |                                                                                                |                                                                                       |  |
|-----|------------------------------------|-----|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|
| Bit | Name                               | R/W | Description                                                                                    | Default                                                                               |  |
| 7   | Hp_mdix                            | R/W | = 1, HP Auto MDI/MDI-X mode<br>= 0, Microchip Auto MDI/MDI-X mode                              | 1 Note: Only ports 1 and 2 are PHY ports. This bit is not applicable to port 3 (MII). |  |
| 6   | Reserved                           | RO  | Reserved Do not change the default value.                                                      | 0                                                                                     |  |
| 5   | Polrvs                             | RO  | = 1, Polarity is reversed<br>= 0, Polarity is not reversed                                     | 0 Note: This bit is not applicable to port 3 (MII). This bit is only valid for 10 BT  |  |
| 4   | Transmit Flow<br>Control<br>Enable | RO  | = 1, Transmit flow control feature is active<br>= 0, Transmit flow control feature is inactive | 0                                                                                     |  |
| 3   | Receive Flow<br>Control<br>Enable  | RO  | = 1, Receive flow control feature is active<br>= 0, Receive flow control feature is inactive   | 0                                                                                     |  |
| 2   | Operation<br>Speed                 | RO  | = 1, Link speed is 100 Mbps<br>= 0, Link speed is 10 Mbps                                      | 0                                                                                     |  |
| 1   | Operation<br>Duplex                | RO  | = 1, Link duplex is full<br>= 0, Link duplex is half                                           | 0                                                                                     |  |
| 0   | Reserved                           | RO  | Reserved                                                                                       | 0                                                                                     |  |

#### TABLE 3-46: REGISTER 67 (0X43): RESET

| Bit   | Name           | R/W | Description                                                                                                                                                                 | Default |
|-------|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 5 | Reserved       | R/O | _                                                                                                                                                                           | 111     |
| 4     | Software Reset | R/W | = 1, Software reset<br>= 0, Clear<br>Note: Software reset will reset all registers to the initial<br>values of the power-on reset or warm reset (keep the<br>strap values). | 0       |
| 3 - 1 | Reserved       | R/O | _                                                                                                                                                                           | 000     |
| 0     | PCS Reset      | R/W | = 1, PCS reset is used when is doing software reset for a complete reset = 0, Clear Note: PCS reset will reset the state machine and clock domain in PHY's PCS layer.       | 0       |

#### **Advanced Control Registers (Registers 96-198)**

The IPv4/IPv6 TOS Priority Control Registers implement a fully decoded, 128-bit DSCP (Differentiated Services Code Point) register set that is used to determine priority from the TOS (Type of Service) field in the IP header. The most significant 6 bits of the ToS field are fully decoded into 64 possibilities, and the singular code that results is compared against the corresponding bits in the DSCP register to determine the priority.

TABLE 3-47: REGISTER 96 (0X60): TOS PRIORITY CONTROL REGISTER 0

| Bit   | Name      | R/W | Description                                                                                                                         | Default |
|-------|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[7:6] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x03. | 00      |
| 5 - 4 | DSCP[5:4] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x02. | 00      |
| 3 - 2 | DSCP[3:2] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x01. | 00      |
| 1 - 0 | DSCP[1:0] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x00. | 00      |

#### TABLE 3-48: REGISTER 97 (0X61): TOS PRIORITY CONTROL REGISTER 1

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[15:14] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x07. | 00      |
| 5 - 4 | DSCP[13:12] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x06. | 00      |
| 3 - 2 | DSCP[11:10] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x05. | 00      |
| 1 - 0 | DSCP[9:8]   | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x04. | 00      |

#### TABLE 3-49: REGISTER 98 (0X62): TOS PRIORITY CONTROL REGISTER 2

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[23:22] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x0B. | 00      |
| 5 - 4 | DSCP[21:20] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x0A. | 00      |
| 3 - 2 | DSCP[19:18] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x09. | 00      |
| 1 - 0 | DSCP[17:16] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x08. | 00      |

#### TABLE 3-50: REGISTER 99 (0X63): TOS PRIORITY CONTROL REGISTER 3

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[31:30] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x0F. | 00      |
| 5 - 4 | DSCP[29:28] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x0E. | 00      |
| 3 - 2 | DSCP[27:26] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x0D. | 00      |
| 1 - 0 | DSCP[25:24] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x0C. | 00      |

#### TABLE 3-51: REGISTER 100 (0X64): TOS PRIORITY CONTROL REGISTER 4

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[39:38] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x13. | 00      |
| 5 - 4 | DSCP[37:36] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x12. | 00      |
| 3 - 2 | DSCP[35:34] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x11. | 00      |
| 1 - 0 | DSCP[33:32] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x10. | 00      |

#### TABLE 3-52: REGISTER 101 (0X65): TOS PRIORITY CONTROL REGISTER 5

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[47:46] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x17. | 00      |
| 5 - 4 | DSCP[45:44] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x16. | 00      |
| 3 - 2 | DSCP[43:42] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x15. | 00      |
| 1 - 0 | DSCP[41:40] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x14. | 00      |

TABLE 3-53: REGISTER 102 (0X66): TOS PRIORITY CONTROL REGISTER 6

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[55:54] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x1B. | 00      |
| 5 - 4 | DSCP[53:52] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x1A. | 00      |
| 3 - 2 | DSCP[51:50] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x19. | 00      |
| 1 - 0 | DSCP[49:48] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x18. | 00      |

#### TABLE 3-54: REGISTER 103 (0X67): TOS PRIORITY CONTROL REGISTER 7

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[63:62] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x1F. | 00      |
| 5 - 4 | DSCP[61:60] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x1E. | 00      |
| 3 - 2 | DSCP[59:58] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x1D. | 00      |
| 1 - 0 | DSCP[57:56] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x1C. | 00      |

#### TABLE 3-55: REGISTER 104 (0X68): TOS PRIORITY CONTROL REGISTER 8

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[71:72] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x23. | 00      |
| 5 - 4 | DSCP[69:68] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x22. | 00      |
| 3 - 2 | DSCP[67:66] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x21. | 00      |
| 1 - 0 | DSCP[65:64] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x20. | 00      |

#### TABLE 3-56: REGISTER 105 (0X69): TOS PRIORITY CONTROL REGISTER 9

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[79:78] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x27. | 00      |
| 5 - 4 | DSCP[77:76] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x26. | 00      |
| 3 - 2 | DSCP[75:74] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x25. | 00      |
| 1 - 0 | DSCP[73:72] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x24. | 00      |

#### TABLE 3-57: REGISTER 106 (0X6A): TOS PRIORITY CONTROL REGISTER 10

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[87:86] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x2B. | 00      |
| 5 - 4 | DSCP[85:84] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x2A. | 00      |
| 3 - 2 | DSCP[83:82] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x29. | 00      |
| 1 - 0 | DSCP[81:80] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x28. | 00      |

#### TABLE 3-58: REGISTER 107 (0X6B): TOS PRIORITY CONTROL REGISTER 11

| Bit   | Name        | R/W | Description                                                                                                                         | Default |
|-------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[95:94] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x2F. | 00      |
| 5 - 4 | DSCP[93:92] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x2E. | 00      |
| 3 - 2 | DSCP[91:90] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x2D. | 00      |
| 1 - 0 | DSCP[89:88] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x2C. | 00      |

TABLE 3-59: REGISTER 108 (0X6C): TOS PRIORITY CONTROL REGISTER 12

| Bit   | Name          | R/W | Description                                                                                                                         | Default |
|-------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[103:102] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x33. | 00      |
| 5 - 4 | DSCP[101:100] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x32. | 00      |
| 3 - 2 | DSCP[99:98]   | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x31. | 00      |
| 1 - 0 | DSCP[97:96]   | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x30. | 00      |

#### TABLE 3-60: REGISTER 109 (0X6D): TOS PRIORITY CONTROL REGISTER 13

| Bit   | Name          | R/W | Description                                                                                                                         | Default |
|-------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[111:110] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x37. | 00      |
| 5 - 4 | DSCP[109:108] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x36. | 00      |
| 3 - 2 | DSCP[107:106] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x35. | 00      |
| 1 - 0 | DSCP[105:104] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x34. | 00      |

#### TABLE 3-61: REGISTER 110 (0X6E): TOS PRIORITY CONTROL REGISTER 14

| Bit   | Name          | R/W | Description                                                                                                                         | Default |
|-------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[119:118] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x3B. | 00      |
| 5 - 4 | DSCP[117:116] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x3A. | 00      |
| 3 - 2 | DSCP[115:114] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x39. | 00      |
| 1 - 0 | DSCP[113:112] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x38. | 00      |

#### TABLE 3-62: REGISTER 111 (0X6F): TOS PRIORITY CONTROL REGISTER 15

| Bit   | Name          | R/W | Description                                                                                                                         | Default |
|-------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 6 | DSCP[127:126] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x3F. | 00      |

#### TABLE 3-62: REGISTER 111 (0X6F): TOS PRIORITY CONTROL REGISTER 15

| Bit   | Name          | R/W | Description                                                                                                                         | Default |
|-------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 5 - 4 | DSCP[125:124] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x3E. | 00      |
| 3 - 2 | DSCP[123:122] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x3D. | 00      |
| 1 - 0 | DSCP[121:120] | R/W | The value in this field is used as the frame's priority when bits [7:2] of the frame's IP TOS/DiffServ/Traffic Class value is 0x3C. | 00      |

#### Registers 112 to 117

Registers 112 to 117 contain the switch engine's MAC address. This 48-bit address is used as the Source Address for the MAC's full duplex flow control (PAUSE) frame.

#### TABLE 3-63: REGISTER 112 (0X70): MAC ADDRESS REGISTER 0

| Bit   | Name        | R/W | Description | Default |
|-------|-------------|-----|-------------|---------|
| 7 - 0 | MACA[47:40] | R/W | _           | 0x00    |

#### TABLE 3-64: REGISTER 113 (0X71): MAC ADDRESS REGISTER 1

|   | Bit   | Name        | R/W | Description | Default |
|---|-------|-------------|-----|-------------|---------|
| ľ | 7 - 0 | MACA[39:32] | R/W | _           | 0x10    |

#### TABLE 3-65: REGISTER 114 (0X72): MAC ADDRESS REGISTER 2

|   | Bit   | Name        | R/W | Description | Default |
|---|-------|-------------|-----|-------------|---------|
| ľ | 7 - 0 | MACA[31:24] | R/W | _           | 0xA1    |

#### TABLE 3-66: REGISTER 115 (0X73): MAC ADDRESS REGISTER 3

|   | Bit   | Name        | R/W | Description | Default |
|---|-------|-------------|-----|-------------|---------|
| Ī | 7 - 0 | MACA[23:16] | R/W | _           | 0xFF    |

#### TABLE 3-67: REGISTER 116 (0X74): MAC ADDRESS REGISTER 4

| Bit   | Name       | R/W | Description | Default |
|-------|------------|-----|-------------|---------|
| 7 - 0 | MACA[15:8] | R/W | _           | 0xFF    |

#### TABLE 3-68: REGISTER 117 (0X75): MAC ADDRESS REGISTER 5

|   | Bit   | Name      | R/W | Description | Default |
|---|-------|-----------|-----|-------------|---------|
| ı | 7 - 0 | MACA[7:0] | R/W | _           | 0xFF    |

#### Registers 118 to 120

Registers 118 to 120 are User Defined Registers (UDRs). These are general purpose read/write registers that can be used to pass user defined control and status information between the KSZ8873 and the external processor.

#### TABLE 3-69: REGISTER 118 (0X76): USER DEFINED REGISTER 1

|   | Bit   | Name | R/W | Description | Default |
|---|-------|------|-----|-------------|---------|
| ľ | 7 - 0 | UDR1 | R/W | _           | 0x00    |

#### TABLE 3-70: REGISTER 119 (0X77): USER DEFINED REGISTER 2

| Bit   | Name | R/W | Description | Default |
|-------|------|-----|-------------|---------|
| 7 - 0 | UDR2 | R/W | _           | 0x00    |

#### TABLE 3-71: REGISTER 120 (0X78): USER DEFINED REGISTER 3

| Bit   | Name | R/W | Description | Default |
|-------|------|-----|-------------|---------|
| 7 - 0 | UDR3 | R/W | _           | 0x00    |

#### Registers 121 to 131

Registers 121 to 131 provide read and write access to the static MAC address table, VLAN table, dynamic MAC address table, and MIB counters.

#### TABLE 3-72: REGISTER 121 (0X79): INDIRECT ACCESS CONTROL 0

| TABLE O'TE. TALEGOTER TEL (OXTO): INDIRECT ACCESS CONTROL O |                       |     |                                                                                                                                                |         |  |
|-------------------------------------------------------------|-----------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|
| Bit                                                         | Name                  | R/W | Description                                                                                                                                    | Default |  |
| 7 - 5                                                       | Reserved              | R/W | Reserved Do not change the default values.                                                                                                     | 000     |  |
| 4                                                           | Read High / Write Low | R/W | = 1, Read cycle<br>= 0, Write cycle                                                                                                            | 0       |  |
| 3 - 2                                                       | Table Select          | R/W | = 00, Static MAC address table selected<br>= 01, VLAN table selected<br>= 10, Dynamic MAC address table selected<br>= 11, MIB counter selected | 00      |  |
| 1 - 0                                                       | Indirect Address High | R/W | Bits [9:8] of indirect address                                                                                                                 | 00      |  |

#### TABLE 3-73: REGISTER 122 (0X7A): INDIRECT ACCESS CONTROL 1

| Bit   | Name                 | R/W | Description                                                                                                                                         | Default   |
|-------|----------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 7 - 0 | Indirect Address Low | R/W | Bits [7:0] of indirect address - A write to register 122 triggers the read/write command. Read or write access is determined by register 121 bit 4. | 0000_0000 |

#### TABLE 3-74: REGISTER 123 (0X7B): INDIRECT DATA REGISTER 8

| Bit   | Name                  | R/W | Description                                                                                                                           | Default |
|-------|-----------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | CPU Read Status       | RO  | This bit is applicable only for dynamic MAC address table and MIB counter reads. =1, Read is still in progress =0, Read has completed | 0       |
| 6 - 3 | Reserved              | RO  | Reserved                                                                                                                              | 0000    |
| 2 - 0 | Indirect Data [66:64] | RO  | Bits [66:64] of indirect data                                                                                                         | 000     |

#### TABLE 3-75: REGISTER 124 (0X7C): INDIRECT DATA REGISTER 7

|   | Bit   | Name                  | R/W | Description                   | Default   |
|---|-------|-----------------------|-----|-------------------------------|-----------|
| r | 7 - 0 | Indirect Data [63:56] | R/W | Bits [63:56] of indirect data | 0000_0000 |

#### TABLE 3-76: REGISTER 125 (0X7D): INDIRECT DATA REGISTER 6

| Bit   | Name                  | R/W | Description                   | Default   |
|-------|-----------------------|-----|-------------------------------|-----------|
| 7 - 0 | Indirect Data [55:48] | R/W | Bits [55:48] of indirect data | 0000_0000 |

#### TABLE 3-77: REGISTER 126 (0X7E): INDIRECT DATA REGISTER 5

| Bit   | Name                  | R/W | Description                   | Default   |
|-------|-----------------------|-----|-------------------------------|-----------|
| 7 - 0 | Indirect Data [47:40] | R/W | Bits [47:40] of indirect data | 0000_0000 |

#### TABLE 3-78: REGISTER 127 (0X7F): INDIRECT DATA REGISTER 4

| Bit   | Name                  | R/W | Description                   | Default   |
|-------|-----------------------|-----|-------------------------------|-----------|
| 7 - 0 | Indirect Data [39:32] | R/W | Bits [39:32] of indirect data | 0000_0000 |

#### TABLE 3-79: REGISTER 128 (0X80): INDIRECT DATA REGISTER 3

| Bit   | Name                  | R/W | Description                   | Default   |
|-------|-----------------------|-----|-------------------------------|-----------|
| 7 - 0 | Indirect Data [31:24] | R/W | Bits [31:24] of indirect data | 0000_0000 |

#### TABLE 3-80: REGISTER 129 (0X81): INDIRECT DATA REGISTER 2

| Bit   | Name                  | R/W | Description                   | Default   |
|-------|-----------------------|-----|-------------------------------|-----------|
| 7 - 0 | Indirect Data [23:16] | R/W | Bits [23:16] of indirect data | 0000_0000 |

#### TABLE 3-81: REGISTER 130 (0X82): INDIRECT DATA REGISTER 1

| Bit   | Name                 | R/W | Description                  | Default   |
|-------|----------------------|-----|------------------------------|-----------|
| 7 - 0 | Indirect Data [15:8] | R/W | Bits [15:8] of indirect data | 0000_0000 |

#### TABLE 3-82: REGISTER 131 (0X83): INDIRECT DATA REGISTER 0

| Bit   | Name                | R/W | Description                 | Default   |
|-------|---------------------|-----|-----------------------------|-----------|
| 7 - 0 | Indirect Data [7:0] | R/W | Bits [7:0] of indirect data | 0000_0000 |

TABLE 3-83: REGISTER 147~142(0X93~0X8E): STATION MAC ADDRESS 1 MACA1 REGISTER 153~148 (0X99~0X94): STATION MAC ADDRESS 2 MACA2

| Bit    | Name            | R/W | Description                                                                                                                                                         | Default                                                                                                                                        |
|--------|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 47 - 0 | Station Address | R/W | 48-bit Station address MACA1 and MACA2<br>Note: This address is used for self MAC address fil-<br>tering, see the port register control 5 bits [6,5] for<br>detail. | 48'h0<br>Note: the MSB bit[47-<br>40] of the MAC is the<br>register 147 and 153.<br>The LSB bit[7-0] of<br>MAC is the register 142<br>and 148. |

TABLE 3-84: REGISTER 154[6:0] (0X9A): PORT 1 Q0 EGRESS DATA RATE LIMIT REGISTER 158[6:0] (0X9E): PORT 2 Q0 EGRESS DATA RATE LIMIT REGISTER 162[6:0] (0XA2): PORT 3 Q0 EGRESS DATA RATE LIMIT

| Bit   | Name                                        | R/W | Description                                                                                                             | Default |
|-------|---------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | Egress Rate Limit<br>Flow Control<br>Enable | R/W | = 1, Enable egress rate limit flow control.<br>= 0, Disable                                                             | 0       |
| 6 - 0 | Q0 Egress Data<br>Rate limit                | R/W | Egress data rate limit for priority 0 frames Egress traffic from this priority queue is shaped according to Table 3-39. | 0       |

TABLE 3-85: REGISTER 155[6:0] (0X9B): PORT 1 Q1 EGRESS DATA RATE LIMIT REGISTER 159[6:0] (0X9F): PORT 2 Q1 EGRESS DATA RATE LIMIT REGISTER 163[6:0] (0XA3): PORT 3 Q1 EGRESS DATA RATE LIMIT

| Bit            | Name                         | R/W | Description                                                                                                             | Default |
|----------------|------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|---------|
| 7 Reserved R/W |                              | R/W | Reserved Do not change the default values.                                                                              | 0       |
| 6 - 0          | Q1 Egress Data<br>Rate limit | R/W | Egress data rate limit for priority 1 frames Egress traffic from this priority queue is shaped according to Table 3-39. | 0       |

TABLE 3-86: REGISTER 156[6:0] (0X9C): PORT 1 Q2 EGRESS DATA RATE LIMIT REGISTER 160[6:0] (0XA0): PORT 2 Q2 EGRESS DATA RATE LIMIT REGISTER 164[6:0] (0XA4): PORT 3 Q2 EGRESS DATA RATE LIMIT

| Bit   | Name                         | R/W | Description                                                                                                             | Default |
|-------|------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | Reserved                     | R/W | Reserved Do not change the default values.                                                                              | 0       |
| 6 - 0 | Q2 Egress Data<br>Rate limit | R/W | Egress data rate limit for priority 2 frames Egress traffic from this priority queue is shaped according to Table 3-39. | 0       |

## TABLE 3-87: REGISTER 157[6:0] (0X9D): PORT 1 Q3 EGRESS DATA RATE LIMIT REGISTER 161[6:0] (0XA1): PORT 2 Q3 EGRESS DATA RATE LIMIT REGISTER 165[6:0] (0XA5): PORT 3 Q3 EGRESS DATA RATE LIMIT

| Bit   | Name                         | R/W | Description                                                                                                             | Default |
|-------|------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | Reserved                     | R/W | Reserved Do not change the default values.                                                                              | 0       |
| 6 - 0 | Q3 Egress Data<br>Rate limit | R/W | Egress data rate limit for priority 3 frames Egress traffic from this priority queue is shaped according to Table 3-39. | 0       |

#### TABLE 3-88: REGISTER 166 (0XA6): KSZ8873 MODE INDICATOR

| Bit   | Name                      | R/W | Description                                                             | Default   |
|-------|---------------------------|-----|-------------------------------------------------------------------------|-----------|
| 7 - 0 | KSZ8873 Mode<br>Indicator | RO  | bit7: 1: 2 MII mode bit6: 1: 48P pkg of 2 PHY mode bit5: 1: Port 1 RMII | 0x03 MLLJ |

#### TABLE 3-89: REGISTER 167 (0XA7): HIGH PRIORITY PACKET BUFFER RESERVED FOR Q3

| Bit   | Name     | R/W | Description                                | Default |
|-------|----------|-----|--------------------------------------------|---------|
| 7 - 0 | Reserved | RO  | Reserved Do not change the default values. | 0x45    |

#### TABLE 3-90: REGISTER 168 (0XA8): HIGH PRIORITY PACKET BUFFER RESERVED FOR Q2

| Bit   | Name     | R/W | Description                                | Default |
|-------|----------|-----|--------------------------------------------|---------|
| 7 - 0 | Reserved | RO  | Reserved Do not change the default values. | 0x35    |

#### TABLE 3-91: REGISTER 169 (0XA9): HIGH PRIORITY PACKET BUFFER RESERVED FOR Q1

| Bit   | Name     | R/W | Description                                | Default |
|-------|----------|-----|--------------------------------------------|---------|
| 7 - 0 | Reserved | RO  | Reserved Do not change the default values. | 0x25    |

#### TABLE 3-92: REGISTER 170 (0XAA): HIGH PRIORITY PACKET BUFFER RESERVED FOR Q0

| Bit   | Name     | R/W | Description                                | Default |
|-------|----------|-----|--------------------------------------------|---------|
| 7 - 0 | Reserved | RO  | Reserved Do not change the default values. | 0x15    |

#### TABLE 3-93: REGISTER 171 (0XAB): PM USAGE FLOW CONTROL SELECT MODE 1

| Bit   | Name     | R/W | Description                                | Default |
|-------|----------|-----|--------------------------------------------|---------|
| 7     | Reserved | RO  | Reserved Do not change the default values. | 1       |
| 6     | Reserved | RO  | Reserved Do not change the default values. | 0       |
| 5 - 0 | Reserved | RO  | Reserved Do not change the default values. | 0x18    |

#### TABLE 3-94: REGISTER 172 (0XAC): PM USAGE FLOW CONTROL SELECT MODE 2

| Bit   | Name     | R/W | Description                                | Default |
|-------|----------|-----|--------------------------------------------|---------|
| 7 - 6 | Reserved | RO  | Reserved Do not change the default values. | 0       |
| 5 - 0 | Reserved | RO  | Reserved Do not change the default values. | 0x10    |

#### TABLE 3-95: REGISTER 173 (0XAD): PM USAGE FLOW CONTROL SELECT MODE 3

| Bit   | Name     | R/W | Description                                | Default |
|-------|----------|-----|--------------------------------------------|---------|
| 7 - 6 | Reserved | RO  | Reserved Do not change the default values. | 0       |
| 5 - 0 | Reserved | RO  | Reserved Do not change the default values. | 0x08    |

#### TABLE 3-96: REGISTER 174 (0XAE): PM USAGE FLOW CONTROL SELECT MODE 4

| Bit   | Name     | R/W | Description                                | Default |
|-------|----------|-----|--------------------------------------------|---------|
| 7 - 4 | Reserved | RO  | Reserved Do not change the default values. | 0       |
| 3 - 0 | Reserved | RO  | Reserved Do not change the default values. | 0x05    |

#### TABLE 3-97: REGISTER 175 (0XAF): TXQ SPLIT FOR Q3 IN PORT 1

| Bit | Name            | R/W | Description                                                                                                                                                                                                   | Default |
|-----|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 175/177/178 bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first 1= priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2 queues with Reg 175/177/178 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                    | 8       |

#### TABLE 3-98: REGISTER 176 (0XB0): TXQ SPLIT FOR Q2 IN PORT 1

| Bit | Name            | R/W | Description                                                                                                                                                                                                    | Default |
|-----|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 176/177/178 bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first 1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2 queues with Reg 176/177/178 bits[7] = 1. | 1       |

#### TABLE 3-98: REGISTER 176 (0XB0): TXQ SPLIT FOR Q2 IN PORT 1

| Bit | Name     | R/W | Description                                | Default |
|-----|----------|-----|--------------------------------------------|---------|
| 6:0 | Reserved | RO  | Reserved Do not change the default values. | 4       |

#### TABLE 3-99: REGISTER 177 (0XB1): TXQ SPLIT FOR Q1 IN PORT 1

| Bit | Name            | R/W | Description                                                                                                                                                                                                    | Default |
|-----|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 175/176/178 bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first 1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2 queues with Reg 175/176/178 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                     | 2       |

#### TABLE 3-100: REGISTER 178 (0XB2): TXQ SPLIT FOR Q0 IN PORT 1

| Bit | Name            | R/W | Description                                                                                                                                                                                                    | Default |
|-----|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 175/176/177 bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first 1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2 queues with Reg 175/176/177 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                     | 1       |

#### TABLE 3-101: REGISTER 179 (0XB3): TXQ SPLIT FOR Q3 IN PORT 2

| Bit | Name            | R/W | Description                                                                                                                                                                                                    | Default |
|-----|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 180/181/182 bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first 1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2 queues with Reg 180/181/182 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                     | 8       |

#### TABLE 3-102: REGISTER 180 (0XB4): TXQ SPLIT FOR Q2 IN PORT 2

| Bit | Name            | R/W | Description                                                                                                                                                                                                    | Default |
|-----|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 179/181/182 bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first 1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2 queues with Reg 179/181/182 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                     | 4       |

#### TABLE 3-103: REGISTER 181 (0XB5): TXQ SPLIT FOR Q1 IN PORT 2

| Bit | Name            | R/W | Description                                                                                                                                                                                                             | Default |
|-----|-----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 179/180/182<br>bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first<br>1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2<br>queues with Reg 179/180/182 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                              | 2       |

#### TABLE 3-104: REGISTER 182 (0XB6): TXQ SPLIT FOR Q0 IN PORT 2

| Bit | Name            | R/W | Description                                                                                                                                                                                                    | Default |
|-----|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 179/180/181 bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first 1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2 queues with Reg 179/180/181 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                     | 1       |

#### TABLE 3-105: REGISTER 183 (0XB7): TXQ SPLIT FOR Q3 PORT 3

| Bit | Name            | R/W | Description                                                                                                                                                                                                             | Default |
|-----|-----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 184/185/186<br>bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first<br>1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2<br>queues with Reg 184/185/186 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                              | 8       |

#### TABLE 3-106: REGISTER 184 (0XB8): TXQ SPLIT FOR Q2 PORT 3

| Bit | Name            | R/W | Description                                                                                                                                                                                                             | Default |
|-----|-----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 183/185/186<br>bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first<br>1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2<br>queues with Reg 183/185/186 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                              | 4       |

#### TABLE 3-107: REGISTER 185 (0XB9): TXQ SPLIT FOR Q1 IN PORT 3

| Bit | Name            | R/W | Description                                                                                                                                                                                                    | Default |
|-----|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 183/184/186 bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first 1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2 queues with Reg 183/184/186 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                     | 2       |

#### TABLE 3-108: REGISTER 186 (0XBA): TXQ SPLIT FOR Q0 IN PORT 3

| Bit | Name            | R/W | Description                                                                                                                                                                                                    | Default |
|-----|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Priority Select | R/W | 0 = enable straight priority with Reg 183/184/185 bits[7] = 0 and Reg 5 bit[3] = 0 for higher priority first 1 = priority ratio is 8:4:2:1 for 4 queues and 2:1 for 2 queues with Reg 183/184/185 bits[7] = 1. | 1       |
| 6:0 | Reserved        | RO  | Reserved Do not change the default values.                                                                                                                                                                     | 1       |

#### TABLE 3-109: REGISTER 187 (0XBB): INTERRUPT ENABLE REGISTER

| Bit   | Name                         | R/W | Description                                                                                                                                                                                                         | Default |
|-------|------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 0 | Interrupt Enable<br>Register | R/W | Interrupt enable register corresponding to bits in Register 188  Note: Set register 187 first and then set register 188  (W1C = Write '1' Clear) to wait the interrupt at pin 35  INTRN for the link to be changed. | 0x00    |

#### TABLE 3-110: REGISTER 188 (0XBC): LINK CHANGE INTERRUPT

| Bit   | Name                                        | R/W | Description                                                               | Default |
|-------|---------------------------------------------|-----|---------------------------------------------------------------------------|---------|
| 7     | P1 or P2 Link<br>Change (LC) Inter-<br>rupt | R/W | Set to 1 when P1 or P2 link changes in analog interface (W1C).            | 0       |
| 6 - 3 | Reserved                                    | R/W | Reserved Do not change the default values.                                | 0       |
| 2     | P3 Link Change (LC)<br>Interrupt            | R/W | Set to 1 when P3 link changes in MII interface (W1C).                     | 0       |
| 1     | P2 Link Change (LC)<br>Interrupt            | R/W | Set to 1 when P2 link changes in analog interface (W1C).                  | 0       |
| 0     | P1 MII Link Change (LC) Interrupt           | R/W | Set to 1 when P1 link changes in analog interface or MII interface (W1C). | 0       |

#### TABLE 3-111: REGISTER 189 (0XBD): FORCE PAUSE OFF ITERATION LIMIT ENABLE

| Bit   | Name                                      | R/W | Description                                                                                                    | Default |
|-------|-------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------|---------|
| 7 - 0 | Force Pause Off<br>Iteration Limit Enable | D/M | <ul><li>= 1, Enable, It is 160 ms before requesting to invalidate flow control.</li><li>= 0, Disable</li></ul> | 0       |

#### TABLE 3-112: REGISTER 192 (0XC0): FIBER SIGNAL THRESHOLD

| Bit   | Name     | R/W | Description                                | Default |
|-------|----------|-----|--------------------------------------------|---------|
| 7     | Reserved | RO  | Reserved Do not change the default values. | 0       |
| 6     | Reserved | RO  | Reserved Do not change the default values. | 0       |
| 5 - 0 | Reserved | RO  | Reserved Do not change the default values. | 000011  |

# TABLE 3-113: REGISTER 193 (0XC1): INTERNAL 1.8V LDO CONTROL

| Bit   | Name                         | R/W | Description                                                     | Default |
|-------|------------------------------|-----|-----------------------------------------------------------------|---------|
| 7     | Reserved                     | RO  | Reserved Do not change the default values.                      | 0       |
| 6     | Internal 1.8V LDO<br>Disable | R/W | = 1, Disable internal 1.8V LDO<br>= 0, Enable internal 1.8V LDO | 0       |
| 5 - 0 | Reserved                     | RO  | Reserved Do not change the default values.                      | 0       |

## TABLE 3-114: REGISTER 194 (0XC2): INSERT SRC PVID

| Bit   | Name                                | R/W | Description                                                    | Default |
|-------|-------------------------------------|-----|----------------------------------------------------------------|---------|
| 7 - 6 | Reserved                            | RO  | Reserved Do not change the default value.                      | 00      |
| 5     | Insert SRC Port 1<br>PVID at Port 2 | R/W | 1 = insert SRC port 1 PVID for untagged frame at egress port 2 | 0       |
| 4     | Insert SRC Port 1<br>PVID at Port 3 | R/W | 1 = insert SRC port 1 PVID for untagged frame at egress port 3 | 0       |
| 3     | Insert SRC Port 2<br>PVID at Port 1 | R/W | 1 = insert SRC port 2 PVID for untagged frame at egress port 1 | 0       |
| 2     | Insert SRC Port 2<br>PVID at Port 3 | R/W | 1 = insert SRC port 2 PVID for untagged frame at egress port 3 | 0       |
| 1     | Insert SRC Port 3<br>PVID at Port 1 | R/W | 1 = insert SRC port 3 PVID for untagged frame at egress port 1 | 0       |
| 0     | Insert SRC Port 3<br>PVID at Port 2 | R/W | 1 = insert SRC port 3 PVID for untagged frame at egress port 2 | 0       |

# TABLE 3-115: REGISTER 195 (0XC3): POWER MANAGEMENT AND LED MODE

| Bit   | Name                        | R/W | Description                                                                                                                                                                                                                                                                                                              | Default |
|-------|-----------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7     | CPU Interface<br>Power Down | R/W | CPU interface clock tree power down enable. = 1, Enable = 0, Disable Note: Power save a little bit when MII interface is used and the traffic is stopped in the power management with normal mode                                                                                                                        | 0       |
| 6     | Switch Power<br>Down        | R/W | Switch clock tree power down enable. = 1, Enable = 0, Disable Note: Power save a little bit when MII interface is used and the traffic is stopped in the power management with normal mode                                                                                                                               | 0       |
| 5 - 4 | LED Mode Selection          | R/W | = 00, LED0 = Link/ACT, LED1 = Speed<br>= 01, LED0 = Link, LED1 = ACT<br>= 10, LED0 = Link/ACT, LED1 = Duplex<br>= 11, LED0 = Link, LED1 = Duplex                                                                                                                                                                         | 00      |
| 3     | LED Output Mode             | R/W | <ul> <li>= 1, The internal stretched energy signal from the analog module will be negated and output to LED1 and the internal device ready signal will be negated and output to LED0.</li> <li>= 0, The LED1/LED0 pins will indicate the regular LED outputs.</li> <li>(Note. This is for debugging purpose.)</li> </ul> | 0       |

TABLE 3-115: REGISTER 195 (0XC3): POWER MANAGEMENT AND LED MODE

| Bit   | Name                       | R/W | Description                                                                                                                                                            | Default |
|-------|----------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 2     | PLL Off Enable             | R/W | = 1, PLL power down enable<br>= 0, Disable<br>Note: This bit is used in Energy Detect mode with pin<br>27 MII_LINK_3 pull-up in the by pass mode for sav-<br>ing power | 0       |
| 1 - 0 | Power Manage-<br>ment Mode | R/W | Power management mode = 00, Normal Mode = 01, Energy Detection Mode = 10, Software Power Down Mode = 11, Power Saving Mode                                             | 00      |

TABLE 3-116: REGISTER 196(0XC4): SLEEP MODE

| Bit   | Name       | R/W | Description                                                                                                                                                                                                                             | Default |
|-------|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 - 0 | Sleep Mode | R/W | This value is used to control the minimum period the no energy event has to be detected consecutively before the device enters the low power state when the ED mode is on. The unit is 20 ms. The default go sleep time is 1.6 seconds. | 0x50    |

TABLE 3-117: 198 (0XC6): FORWARD INVALID VID FRAME AND HOST MODE

| Bit   | Name                    | R/W | Description                                                                                                       | Default                           |
|-------|-------------------------|-----|-------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 7     | Reserved                | RO  | Reserved Do not change the default values.                                                                        | 0                                 |
| 6 - 4 | Forward Invid VID Frame | R/W | Forwarding ports for frame with invalid VID                                                                       | 3b'0                              |
| 3     | Reserved                | R/O | Reserved                                                                                                          | 0                                 |
| 2     | Reserved                | R/O | Reserved                                                                                                          | 0                                 |
| 1 - 0 | Host Interface<br>Mode  | R/W | = 00, I <sup>2</sup> C master mode<br>= 01, I <sup>2</sup> C slave mode<br>= 10, SPI slave mode<br>= 11, SMI mode | Strapped value of P2LED1, P2LED0. |

### 3.5 Static MAC Address Table

The KSZ8873 supports both a static and a dynamic MAC address table. In response to a Destination Address (DA) look up, the KSZ8873 searches both tables to make a packet forwarding decision. In response to a Source Address (SA) look up, only the dynamic table is searched for aging, migration and learning purposes.

The static DA look up result takes precedence over the dynamic DA look up result. If there is a DA match in both tables, the result from the static table is used. The entries in the static table will not be aged out by the KSZ8873.

The static table is accessed by a external processor via the SMI, SPI or I<sup>2</sup>C interfaces. The external processor performs all addition, modification and deletion of static MAC table entries

TABLE 3-118: FORMAT OF STATIC MAC TABLE (8 ENTRIES)

| Bit     | Name    | R/W | Description                                                                                 | Default |
|---------|---------|-----|---------------------------------------------------------------------------------------------|---------|
| 57 - 54 | FID     | R/W | Filter VLAN ID – identifies one of the 16 active VLANs                                      | 0000    |
| 53      | Use FID | R/W | = 1, Use (FID+MAC) for static table look ups<br>= 0, Use MAC only for static table look ups | 0       |

TABLE 3-118: FORMAT OF STATIC MAC TABLE (8 ENTRIES)

| Bit     | Name             | R/W | Description                                                                                                                                                                                                                                                            | Default              |
|---------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 52      | Override         | R/W | = 1, Override port setting "transmit enable = 0" or<br>"receive enable = 0" setting = 0, No override                                                                                                                                                                   | 0                    |
| 51      | Valid            | R/W | = 1, This entry is valid, the lookup result will be used<br>= 0, This entry is not valid                                                                                                                                                                               | 0                    |
| 50 - 48 | Forwarding Ports | R/W | These 3 bits control the forwarding port(s): 001, forward to port 1 010, forward to port 2 100, forward to port 3 011, forward to port 1 and port 2 110, forward to port 2 and port 3 101, forward to port 1 and port 3 111, broadcasting (excluding the Ingress port) | 000                  |
| 47 - 0  | MAC Address      | R/W | 48-bit MAC Address                                                                                                                                                                                                                                                     | 0x0000_0000_000<br>0 |

### **Examples:**

### 1. Static Address Table Read (Read the 2nd Entry)

Write to reg. 121 (0x79) with 0x10 // Read static table selected Write to reg. 122 (0x7A) with 0x01 // Trigger the read operation Then,

Read reg. 124 (0x7C), static table bits [57:56] Read reg. 125 (0x7D), static table bits [55:48] Read reg. 126 (0x7E), static table bits [47:40] Read reg. 127 (0x7F), static table bits [39:32] Read reg. 128 (0x80), static table bits [31:24] Read reg. 129 (0x81), static table bits [23:16] Read reg. 130 (0x82), static table bits [15:8] Read reg. 131 (0x83), static table bits [7:0]

### 2. Static Address Table Write (Write the 8th Entry)

Write to reg. 124 (0x7C), static table bits [57:56] Write to reg. 125 (0x7D), static table bits [55:48] Write to reg. 126 (0x7E), static table bits [47:40] Write to reg. 127 (0x7F), static table bits [39:32] Write to reg. 128 (0x80), static table bits [31:24] Write to reg. 129 (0x81), static table bits [23:16] Write to reg. 130 (0x82), static table bits [15:8] Write to reg. 131 (0x83), static table bits [7:0]

Write to reg. 121 (0x79) with 0x00  $\,$  // Write static table selected Write to reg. 122 (0x7A) with 0x07  $\,$  // Trigger the write operation

### 3.6 VLAN Table

The KSZ8873 uses the VLAN table to perform look ups. If 802.1Q VLAN mode is enabled (register 5, bit 7 = 1), this table will be used to retrieve the VLAN information that is associated with the ingress packet. This information includes FID (filter ID), VID (VLAN ID), and VLAN membership as described in the following table.

| Bit     | Name       | R/W | Description                                                                                                                                                                                                                                                    | Default |
|---------|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 19      | Valid      | R/W | = 1, entry is valid<br>= 0, entry is invalid                                                                                                                                                                                                                   | 1       |
| 18 - 16 | Membership | R/W | Specify which ports are members of the VLAN. If a DA lookup fails (no match in both static and dynamic tables), the packet associated with this VLAN will be forwarded to ports specified in this field. For example, 101 means Port 3 and 1 are in this VLAN. | 111     |
| 15 - 12 | FID        | R/W | Filter ID. KSZ8873 supports 16 active VLANs represented by these four bit fields. FID is the mapped ID. If 802.1Q VLAN is enabled, the look up will be based on FID+DA and FID+SA.                                                                             | 0x0     |
| 11 - 0  | VID        | R/W | IEEE 802.1Q 12 bits VLAN ID                                                                                                                                                                                                                                    | 0x001   |

If 802.1Q VLAN mode is enabled, KSZ8873 will assign a VID to every ingress packet. If the packet is untagged or tagged with a null VID, the packet is assigned with the default port VID of the ingress port. If the packet is tagged with non null VID, the VID in the tag will be used. The look up process will start from the VLAN table look up. If the VID is not valid, the packet will be dropped and no address learning will take place. If the VID is valid, the FID is retrieved. The FID+DA and FID+SA lookups are performed. The FID+DA look up determines the forwarding ports. If FID+DA fails, the packet will be broadcast to all the members (excluding the ingress port) of the VLAN. If FID+SA fails, the FID+SA will be learned.

### **Examples:**

### 1. VLAN Table Read (read the 3<sup>rd</sup> entry)

Write to reg. 121 (0x79) with 0x14  $\,$  // Read VLAN table selected Write to reg. 122 (0x7A) with 0x02  $\,$  // Trigger the read operation Then.

Read reg. 129 (0x81), VLAN table bits [19:16] Read reg. 130 (0x82), VLAN table bits [15:8] Read reg. 131 (0x83), VLAN table bits [7:0]

### 2. VLAN Table Read (write the 7<sup>th</sup> entry)

Write to reg. 121 (0x79) with 0x14  $\,$  // Read VLAN table selected Write to reg. 122 (0x7A) with 0x02  $\,$  // Trigger the read operation Then.

Read reg. 129 (0x81), VLAN table bits [19:16] Read reg. 130 (0x82), VLAN table bits [15:8] Read reg. 131 (0x83), VLAN table bits [7:0]

Write to reg. 121 (0x79) with 0x04 // Write VLAN table selected Write to reg. 122 (0x7A) with 0x06 // Trigger the write operation

### 3.7 Dynamic MAC Address Table

The KSZ8873 maintains the dynamic MAC address table. Read access is allowed only.

TABLE 3-120: FORMAT OF DYNAMIC MAC ADDRESS TABLE (1K ENTRIES)

| Bit     | Name                    | R/W | Description                                                                                                                                                       | Default              |
|---------|-------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 71      | Data Not Ready          | RO  | = 1, entry is not ready, continue retrying until this bit is set to 0 = 0, entry is ready                                                                         | _                    |
| 70 - 67 | Reserved                | RO  | Reserved                                                                                                                                                          | _                    |
| 66      | MAC Empty               | RO  | = 1, there is no valid entry in the table<br>= 0, there are valid entries in the table                                                                            | 1                    |
| 65 - 56 | Number of Valid Entries | RO  | Indicates how many valid entries in the table 0x3ff means 1K entries 0x001 means 2K entries 0x000 and bit 66 = 0 means 1 entry 0x000 and bit 66 = 1 means 0 entry | 00_0000_0<br>000     |
| 55 - 54 | Time Stamp              | RO  | 2 bits counter for internal aging                                                                                                                                 | _                    |
| 53 - 52 | Source Port             | RO  | The source port where FID+MAC is learned 00 : port 1 01 : port 2 00 : port 3                                                                                      | 00                   |
| 51 - 48 | FID                     | RO  | Filter ID                                                                                                                                                         | 0x0                  |
| 47 - 0  | MAC Address             | RO  | 48-bit MAC Address                                                                                                                                                | 0x0000_00<br>00_0000 |

### **Examples:**

### Dynamic MAC Address Table Read (read the 1st entry and retrieve the MAC table size)

Write to reg. 121 (0x79) with 0x18 // Read dynamic table selected

Write to reg. 122 (0x7A) with 0x00 // Trigger the read operation

Then,

Read reg. 123 (0x7B), bit [7] dynamic table bits [66:64] // if bit 7 = 1, restart (reread) from this register

Read reg. 124 (0x7C), dynamic table bits [63:56]

Read reg. 125 (0x7D), dynamic table bits [55:48]

Read reg. 126 (0x7E), dynamic table bits [47:40]

Read reg. 127 (0x7F), dynamic table bits [39:32]

Read reg. 128 (0x80), dynamic table bits [31:24]

Read reg. 129 (0x81), dynamic table bits [23:16]

Read reg. 130 (0x82), dynamic table bits [15:8]

Read reg. 131 (0x83), dynamic table bits [7:0]

### 3.8 MIB (Management Information Base) Counters

The KSZ8873 provides 34 MIB counters per port. These counters are used to monitor the port activity for network management. The MIB counters have two format groups: "Per Port" and "All Port Dropped Packet."

TABLE 3-121: FORMAT OF "PER PORT" MIB COUNTERS

| Bit    | Name           | R/W | Description                                                    | Default |
|--------|----------------|-----|----------------------------------------------------------------|---------|
| 31     | Overflow       | RO  | = 1, counter overflow<br>= 0, no counter overflow              | 0       |
| 30     | Count Valid    | RO  | = 1, counter value is valid<br>= 0, counter value is not valid | 0       |
| 29 - 0 | Counter Values | Ro  | Counter value                                                  | 0       |

# KSZ8873MLLJ

"Per Port" MIB counters are read using indirect memory access. The base address offsets and address ranges for all three ports are:

Port 1, base is 0x00 and range is (0x00 - 0x1f)

Port 2, base is 0x20 and range is (0x20 - 0x3f)

Port 3, base is 0x40 and range is (0x40 - 0x5f)

Port 1 MIB counters are read using the indirect memory offsets in the following table.

## TABLE 3-122: PORT 1'S "PER PORT" MIB COUNTERS INDIRECT MEMORY OFFSETS

| Offset | Register Number    | Description                                                                                                                                            |  |  |  |
|--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0x0    | RxLoPriorityByte   | Rx lo-priority (default) octet count including bad packets                                                                                             |  |  |  |
| 0x1    | RxHiPriorityByte   | Rx hi-priority octet count including bad packets                                                                                                       |  |  |  |
| 0x2    | RxUndersizePkt     | Rx hi-priority octet count including bad packets                                                                                                       |  |  |  |
| 0x3    | RxFragments        | Rx undersize packets w/ good CRC                                                                                                                       |  |  |  |
| 0x4    | RxOversize         | Rx fragment packets w/ bad CRC, symbol errors or alignment errors                                                                                      |  |  |  |
| 0x5    | RxJabbers          | Rx oversize packets w/ good CRC (max: 1536 or 1522 bytes)                                                                                              |  |  |  |
| 0x6    | RxSymbolError      | Rx packets longer than 1522 bytes w/ either CRC errors, alignment errors, or symbol errors (depends on max packet size setting)                        |  |  |  |
| 0x7    | RxCRCError         | Rx packets w/ invalid data symbol and legal packet size.                                                                                               |  |  |  |
| 0x8    | RxAlignmentError   | Rx packets within (64,1522) bytes w/ an integral number of bytes and a bad CRC (upper limit depends on max packet size setting)                        |  |  |  |
| 0x9    | RxControl8808Pkts  | Number of MAC control frames received by a port with 88-08h in EtherType field                                                                         |  |  |  |
| 0xA    | RxPausePkts        | Number of PAUSE frames received by a port. PAUSE frame is qualified EtherType (88-08h), DA, control opcode (00-01), data length (64B min), a valid CRC |  |  |  |
| 0xB    | RxBroadcast        | Rx good broadcast packets (not including error broadcast packets or valid multicast packets)                                                           |  |  |  |
| 0xC    | RxMulticast        | Rx good multicast packets (not including MAC control frames, error multicast packets or valid broadcast packets)                                       |  |  |  |
| 0xD    | RxUnicast          | Rx good unicast packets                                                                                                                                |  |  |  |
| 0xE    | Rx64Octets         | Total Rx packets (bad packets included) that were 64 octets in length                                                                                  |  |  |  |
| 0xF    | Rx65to127Octets    | Total Rx packets (bad packets included) that are between 65 and 127 octets in length                                                                   |  |  |  |
| 0x10   | Rx128to255Octets   | Total Rx packets (bad packets included) that are between 128 and 255 octets in length                                                                  |  |  |  |
| 0x11   | Rx256to511Octets   | Total Rx packets (bad packets included) that are between 256 and 511 octets in length                                                                  |  |  |  |
| 0x12   | Rx512to1023Octets  | Total Rx packets (bad packets included) that are between 512 and 1023 octets in length                                                                 |  |  |  |
| 0x13   | Rx1024to1522Octets | Total Rx packets (bad packets included) that are between 1024 and 1522 octets in length (upper limit depends on max packet size setting)               |  |  |  |
| 0x14   | TxLoPriorityByte   | Tx lo-priority good octet count, including PAUSE packets                                                                                               |  |  |  |
| 0x15   | TxHiPriorityByte   | Tx hi-priority good octet count, including PAUSE packets                                                                                               |  |  |  |
| 0x16   | TxLateCollision    | The number of times a collision is detected later than 512 bit-times into the Tx of a packet                                                           |  |  |  |
| 0x17   | TxPausePkts        | Number of PAUSE frames transmitted by a port                                                                                                           |  |  |  |
| 0x18   | TxBroadcastPkts    | Tx good broadcast packets (not including error broadcast or valid multicast packets)                                                                   |  |  |  |
| 0x19   | TxMulticastPkts    | Tx good multicast packets (not including error multicast packets or valid broadcast packets)                                                           |  |  |  |

TABLE 3-122: PORT 1'S "PER PORT" MIB COUNTERS INDIRECT MEMORY OFFSETS

| Offset | Register Number      | Description                                                                           |  |  |  |
|--------|----------------------|---------------------------------------------------------------------------------------|--|--|--|
| 0x1A   | TxUnicastPkts        | Tx good unicast packets                                                               |  |  |  |
| 0x1B   | TxDeferred           | Tx packets by a port for which the 1st Tx attempt is delayed due to the busy medium   |  |  |  |
| 0x1C   | TxTotalCollision     | Tx total collision, half duplex only                                                  |  |  |  |
| 0x1D   | TxExcessiveCollision | A count of frames for which Tx fails due to excessive collisions                      |  |  |  |
| 0x1E   | TxSingleCollision    | Successfully Tx frames on a port for which Tx is inhibited by exactly one collision   |  |  |  |
| 0x1F   | TxMultipleCollision  | Successfully Tx frames on a port for which Tx is inhibited by more than one collision |  |  |  |

### TABLE 3-123: "ALL PORT DROPPED PACKET" MIB COUNTERS INDIRECT MEMORY OFFSETS

| Bit     | Name          | R/W | Description   | Default |
|---------|---------------|-----|---------------|---------|
| 30 - 16 | Reserved      | N/A | Reserved      | N/A     |
| 15 - 0  | Counter Value | RO  | Counter Value | 0       |

TABLE 3-124: FORMAT OF STATIC VLAN TABLE (16 ENTRIES)

| Offset | Counter Name          | Description                                 |
|--------|-----------------------|---------------------------------------------|
| 0x100  | Port1 TX Drop Packets | TX packets dropped due to lack of resources |
| 0x101  | Port2 TX Drop Packets | TX packets dropped due to lack of resources |
| 0x102  | Port3 TX Drop Packets | TX packets dropped due to lack of resources |
| 0x103  | Port1 TX Drop Packets | RX packets dropped due to lack of resources |
| 0x104  | Port2 TX Drop Packets | RX packets dropped due to lack of resources |
| 0x105  | Port3 TX Drop Packets | RX packets dropped due to lack of resources |

### **Examples:**

### 1. MIB Counter Read (Read port 1 "Rx64Octets" Counter)

Write to reg. 121 (0x79) with 0x1c  $\,$  // Read MIB counters selected Write to reg. 122 (0x7A) with 0x0e  $\,$  // Trigger the read operation Then,

Read reg. 128 (0x80), overflow bit [31] // If bit 31 = 1, there was a counter overflow valid bits [55:48] // If bit 30 = 0, restart (reread) from this register counter bits [29:24]

Read reg. 129 (0x81), counter bits [23:16] Read reg. 130 (0x82), counter bits [15:8] Read reg. 131 (0x83), counter bits [7:0] Read reg. 131 (0x83), static table bits [7:0]

### 2. MIB Counter Read (Read Port 2 "Rx64Octets" Counter)

<sup>&</sup>quot;All Port Dropped Packet" MIB counters are read using indirect memory access. The address offsets for these counters are shown in the following table:

# KSZ8873MLLJ

```
Write to reg. 121 (0x79) with 0x1c  // Read MIB counter selected

Write to reg. 122 (0x7A) with 0x2e  // Trigger the read operation

Then,

Read reg. 128 (0x80), overflow bit [31]  // If bit 31 = 1, there was a counter overflow valid bit [30]  // If bit 30 = 0, restart (reread) from this register counter bits [29:24]

Read reg. 129 (0x81), counter bits [23:16]

Read reg. 130 (0x82), counter bits [15:8]

Read reg. 131 (0x83), counter bits [7:0]

MIB Counter Read (Read "Port1 TX Drop Packets" Counter)

Write to reg. 121 (0x79) with 0x1d  // Read MIB counter selected

Write to reg. 122 (0x7A) with 0x00  // Trigger the read operation

Then,

Read reg. 130 (0x82), counter bits [15:8]
```

### **Additional MIB Counter Information**

Read reg. 131 (0x83), counter bits [7:0]

"Per Port" MIB counters are designed as "read clear." These counters will be cleared after they are read.

"All Port Dropped Packet" MIB counters are not cleared after they are accessed and do not indicate overflow or validity; therefore, the application must keep track of overflow and valid conditions.

To read out all the counters, the best performance over the SPI bus is (160+3)\*8\*200 = 260 ms, where there are 160 registers, three overheads, eight clocks per access, at 5 MHz. In the heaviest condition, the counters will overflow in two minutes. It is recommended that the software read all the counters at least every 30 seconds.

A high performance SPI master is also recommended to prevent counters overflow

#### **Dynamic MAC Address Lookup Example:**

 Dynamic MAC Address Table Read (read the first entry at indirect address offset 0 and retrieve the MAC table size)

Write to Reg. IACR with 0x1800 (set indirect address and trigger a read dynamic MAC table operation)

Then

```
Read Reg. IADR1 (dynamic MAC table bits [71:64]) // If bit [71] = "1", restart (re-read) from this register
```

Read Reg. IADR3 (dynamic MAC table bits [63:48])

Read Reg. IADR2 (dynamic MAC table bits [47:32])

Read Reg. IADR5 (dynamic MAC table bits [31:16])

Read Reg. IADR4 (dynamic MAC table bits [15:0])

### 4.0 OPERATIONAL CHARACTERISTICS

# 4.1 Absolute Maximum Ratings\*

| Supply Voltage (V <sub>DDA</sub> _1.8V, V <sub>DDC</sub> )  | 0.5V to +2.4V  |
|-------------------------------------------------------------|----------------|
| Supply Voltage (V <sub>DDA</sub> _3.3V, V <sub>DDIO</sub> ) | 0.5V to +4.0V  |
| Input Voltage                                               | 0.5V to +4.0V  |
| Output Voltage                                              | 0.5V to +4.0V  |
| Lead Temperature (soldering, 20s)                           | +260°C         |
| Storage Temperature (T <sub>S</sub> )                       | 55°C to +150°C |
| Maximum Junction Temperature (T <sub>J</sub> )              | +125°C         |
| HBM ESD Rating                                              | ±3 kV          |

<sup>\*</sup>Exceeding the absolute maximum rating may damage the device. Stresses greater than the absolute maximum rating may cause permanent damage to the device. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

# 4.2 Operating Ratings\*\*

Supply Voltage

| (V <sub>DDA</sub> _1.8V, V <sub>DDC</sub> )(V <sub>DDA</sub> _3.3V)                      | +1.690V to +1.890V<br>+2.5V to +3.465V |
|------------------------------------------------------------------------------------------|----------------------------------------|
| (V <sub>DD_IO</sub> )                                                                    |                                        |
| Extended Ambient Operating Temperature (T <sub>A</sub> )                                 |                                        |
| Maximum Junction Temperature (T <sub>J Max</sub> )                                       | 135°C                                  |
| Maximum Junction Temperature (T <sub>J Max</sub> )                                       | 150°C                                  |
| Junction Thermal Resistance (Note 4-1)                                                   |                                        |
| LQFP (θ <sub>JA</sub> )                                                                  | +47.24°C/W                             |
| LQFP (θ <sub>JC</sub> )                                                                  | +19.37°C/W                             |
| **The device is not guaranteed to function outside its energing retings. Unused inpute m | ust always he tied to an appro         |

<sup>\*\*</sup>The device is not guaranteed to function outside its operating ratings. Unused inputs must always be tied to an appropriate logic voltage level (GROUND to  $V_{DD\ IO}$ ).

Note: Do not drive input signals without power supplied to the device.

Note 4-1 No (HS) heat spreader in this package.

### 5.0 ELECTRICAL CHARACTERISTICS

## TABLE 5-1: ELECTRICAL CHARACTERISTICS (Note 5-1)

Current consumption is for the single 3.3V supply device only, and includes the 1.8V supply voltages ( $V_{DDA}$ ,  $V_{DDC}$ ) that are provided via power output pin 56( $V_{DDCO}$ ).

Each PHY port's transformer consumes an additional 45 mA @ 3.3V for 100BASE-TX and 70 mA @ 3.3V for 10BASE-T at fully traffic.

| <del>-</del>                                                              | I                              | I               |             | <del>                                     </del> |       |                                                                                                                                                              |
|---------------------------------------------------------------------------|--------------------------------|-----------------|-------------|--------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameters                                                                | Symbol                         | Min.            | Тур.        | Max.                                             | Units | Conditions                                                                                                                                                   |
| 100BASE-TX Operation (Al                                                  | II Ports @ 10                  | 0% Utiliza      | tion)       |                                                  |       |                                                                                                                                                              |
| 100BASE-TX<br>(analog core + digital core +<br>transceiver + digital I/O) | I <sub>DDXIO</sub>             | _               | 115         | _                                                | mA    | V <sub>DDA_3.3</sub> , V <sub>DDIO</sub> = 3.3V<br>Core power is provided from<br>the internal 1.8V LDO with<br>input voltage V <sub>DDIO</sub>              |
| 10BASE-T Operation (All Ports @ 100% Utilization)                         |                                |                 |             |                                                  |       | 1 0 000                                                                                                                                                      |
| 10BASE-T<br>(analog core + digital core +<br>transceiver + digital I/O)   | I <sub>DDXIO</sub>             | _               | 86          | _                                                | mA    | $V_{\rm DDA\_3.3}, V_{\rm DDIO} = 3.3V$<br>Core power is provided from the internal 1.8V LDO with input voltage $V_{\rm DDIO}$                               |
| <b>Power Management Mode</b>                                              | (with MII in d                 | efault PH       | / mode)     |                                                  |       |                                                                                                                                                              |
| Power Saving Mode                                                         | I <sub>DD3</sub>               | _               | 96          | _                                                | mA    | V <sub>DDA_3.3</sub> , V <sub>DDIO</sub> = 3.3V<br>Unplug Port 1 and Port 2<br>Set Register 195 bit[1,0] = [1,1]                                             |
| Soft Power Down Mode                                                      | I <sub>DD4</sub>               | _               | 5           | _                                                | mA    | V <sub>DDA_3.3</sub> , V <sub>DDIO</sub> = 3.3V<br>Set Register 195 bit[1,0] = [1,0]                                                                         |
| Energy Detect Mode                                                        | I <sub>DD5</sub>               | _               | 15          | _                                                | mA    | V <sub>DDA_3.3</sub> , V <sub>DDIO</sub> = 3.3V<br>Unplug Port 1 and Port 2<br>Set Register 195 bit[7,0] =<br>0x05 with port 3 PHY mode<br>and by-pass mode. |
| CMOS Inputs ( $V_{DD\_IO} = 3.3$                                          | V/2.5V/1.8V)                   |                 |             |                                                  |       |                                                                                                                                                              |
| Input High Voltage                                                        | V <sub>IH</sub>                | 2.0/2.0/<br>1.3 | _           | _                                                | V     | _                                                                                                                                                            |
| Input Low Voltage                                                         | V <sub>IL</sub>                | _               | _           | 0.8/0.6/<br>0.3                                  | V     | _                                                                                                                                                            |
| Input Current                                                             | I <sub>IN</sub>                | -10             | _           | 10                                               | μA    | V <sub>IN</sub> = GND ~ V <sub>DD_IO</sub>                                                                                                                   |
| CMOS Outputs (V <sub>DD_IO</sub> = 3                                      | .3V/2.5V/1.8V                  | <b>'</b> )      |             |                                                  |       |                                                                                                                                                              |
| Output High Voltage                                                       | V <sub>OH</sub>                | 2.4/1.9/<br>1.5 |             | _                                                | V     | I <sub>OH</sub> = -8 mA                                                                                                                                      |
| Output Low Voltage                                                        | V <sub>OL</sub>                | _               | _           | 0.4/0.4/<br>0.2                                  | V     | I <sub>OL</sub> = -8 mA                                                                                                                                      |
| Output Tri-State Leakage                                                  | ll <sub>OZ</sub> l             | _               | _           | 10                                               | μA    | _                                                                                                                                                            |
| 100BASE-TX Transmit (me                                                   | asured differ                  | entially af     | ter 1:1 tra | nsformer)                                        |       |                                                                                                                                                              |
| Peak Differential Output<br>Voltage                                       | V <sub>O</sub>                 | 0.95            | _           | 1.05                                             | V     | 100Ω termination across differential output                                                                                                                  |
| Output Voltage Imbalance                                                  | V <sub>IMB</sub>               | _               | _           | 2                                                | %     | 100Ω termination across differential output                                                                                                                  |
| Rise/Fall Time                                                            | t <sub>R</sub> /t <sub>F</sub> | 3               |             | 5                                                | ns    | _                                                                                                                                                            |
| Rise/Fall Time Imbalance                                                  | _                              | 0               | _           | 0.5                                              | ns    | _                                                                                                                                                            |
| Duty Cycle Distortion                                                     | _                              | _               | _           | ±0.5                                             | ns    | _                                                                                                                                                            |
| Overshoot                                                                 | _                              | _               |             | 5                                                | %     | _                                                                                                                                                            |
| Output Jitter                                                             |                                | I — _           | 0.7         | 1.4                                              | ns    | Peak-to-peak                                                                                                                                                 |

## TABLE 5-1: ELECTRICAL CHARACTERISTICS (Note 5-1) (CONTINUED)

Current consumption is for the single 3.3V supply device only, and includes the 1.8V supply voltages ( $V_{DDA}$ ,  $V_{DDC}$ ) that are provided via power output pin 56( $V_{DDCO}$ ).

Each PHY port's transformer consumes an additional 45 mA @ 3.3V for 100BASE-TX and 70 mA @ 3.3V for 10BASE-T at fully traffic.

| Parameters                                                                                                                 | Symbol        | Min.         | Тур.         | Max.              | Units | Conditions   |  |  |
|----------------------------------------------------------------------------------------------------------------------------|---------------|--------------|--------------|-------------------|-------|--------------|--|--|
| 10BASE-T Receive                                                                                                           |               |              |              |                   |       |              |  |  |
| Squelch Threshold V <sub>SQ</sub> — 400 — mV 5 MHz square wave                                                             |               |              |              | 5 MHz square wave |       |              |  |  |
| 10BASE-TX Transmit (mea                                                                                                    | sured differe | ntially afte | er 1:1 trans | sformer)          |       |              |  |  |
| Peak Differential Output $V_P$ — $V_P$ — $V_P$ — $V_P$ — $V_P$ — $V_P$ 100 $\Omega$ termination across differential output |               |              |              |                   |       |              |  |  |
| Output Jitter                                                                                                              | _             | _            | 1.4          | 11                | ns    | Peak-to-peak |  |  |

**Note 5-1**  $T_A = 25$ °C. Specification for packaged product only.

### 6.0 TIMING SPECIFICATIONS

# 6.1 **EEPROM Timing**

FIGURE 6-1: EEPROM INTERFACE INPUT TIMING DIAGRAM



FIGURE 6-2: EEPROM INTERFACE OUTPUT TIMING DIAGRAM



TABLE 6-1: AUTO-NEGOTIATION TIMING PARAMETERS

| Parameter    | Symbol            | Min. | Тур.  | Max. | Units |
|--------------|-------------------|------|-------|------|-------|
| Clock cycle  | t <sub>CYC1</sub> |      | 16384 |      | ns    |
| Setup time   | t <sub>S1</sub>   | 20   |       |      | ns    |
| Hold time    | t <sub>H1</sub>   | 20   |       |      | ns    |
| Output valid | t <sub>OV1</sub>  | 4096 | 4112  | 4128 | ns    |

# 6.2 MII Timing

FIGURE 6-3: MAC MODE MII TIMING – DATA RECEIVED FROM MII



FIGURE 6-4: MAC MODE MII TIMING – DATA TRANSMITTED TO MII



TABLE 6-2: MAC MODE MII TIMING PARAMETERS

|              | 10BASE-T/100BASE-TX |      |        |      |       |
|--------------|---------------------|------|--------|------|-------|
| Parameter    | Symbol              | Min. | Тур.   | Max. | Units |
| Clock cycle  | t <sub>CYC3</sub>   | _    | 400/40 | _    | ns    |
| Setup time   | t <sub>S3</sub>     | 4    |        | _    | ns    |
| Hold time    | t <sub>H3</sub>     | 2    | _      | _    | ns    |
| Output valid | t <sub>OV3</sub>    | 7    | 11     | 16   | ns    |

FIGURE 6-5: PHY MODE MII TIMING – DATA RECEIVED FROM MII



FIGURE 6-6: PHY MODE MII TIMING – DATA TRANSMITTED TO MII



TABLE 6-3: PHY MODE MII TIMING PARAMETERS

|              |                   | 10BASE-T/100BASE-TX |        |      |       |  |  |  |
|--------------|-------------------|---------------------|--------|------|-------|--|--|--|
| Parameter    | Symbol            | Min.                | Тур.   | Max. | Units |  |  |  |
| Clock cycle  | t <sub>CYC4</sub> | _                   | 400/40 | _    | ns    |  |  |  |
| Setup time   | t <sub>S4</sub>   | 10                  | _      | _    | ns    |  |  |  |
| Hold time    | t <sub>H4</sub>   | 0                   | _      | _    | ns    |  |  |  |
| Output valid | t <sub>OV4</sub>  | 18                  | 11     | 19   | ns    |  |  |  |

# 6.3 I<sup>2</sup>C Slave Mode Timing

FIGURE 6-7: I<sup>2</sup>C INPUT TIMING



FIGURE 6-8: I<sup>2</sup>C START BIT TIMING



FIGURE 6-9: I<sup>2</sup>C STOP BIT TIMING



FIGURE 6-10: I<sup>2</sup>C OUTPUT TIMING



TABLE 6-4: I<sup>2</sup>C TIMING PARAMETERS

| Parameter            | Symbol           | Min. | Тур. | Max.       | Units |
|----------------------|------------------|------|------|------------|-------|
| Clock cycle          | t <sub>CYC</sub> | 400  | _    | _          | ns    |
| Setup time           | t <sub>S</sub>   | 33   | _    | Half-cycle | ns    |
| Hold time            | t <sub>H</sub>   | 0    | _    | _          | ns    |
| Start bit setup time | t <sub>TBS</sub> | 33   | _    | _          | ns    |
| Start bit hold time  | t <sub>TBH</sub> | 33   | _    | _          | ns    |
| Stop bit setup time  | t <sub>SBS</sub> | 2    | _    | _          | ns    |
| Stop bit hold time   | t <sub>SBH</sub> | 33   | _    | _          | ns    |
| Output valid         | t <sub>OV</sub>  | 64   | _    | 96         | ns    |

Note: Data is only allowed to change during SCL low time except start and stop bits.

## 6.4 SPI Timing

FIGURE 6-11: SPI INPUT TIMING



FIGURE 6-12: SPI OUTPUT TIMING



TABLE 6-5: SPI OUTPUT TIMING PARAMETERS

| Parameter                                             | Symbol            | Min. | Тур. | Max. | Units |
|-------------------------------------------------------|-------------------|------|------|------|-------|
| SPI_SCLK Clock Frequency                              | f <sub>SCLK</sub> | _    | _    | 25   | MHz   |
| SPI_CSN active setup time                             | t <sub>1</sub>    | 16   | _    | _    | ns    |
| SDA (SPID) data input setup time                      | t <sub>2</sub>    | 5    | _    | _    | ns    |
| SDA (SPID) data input hold time                       | t <sub>3</sub>    | 6    | _    | _    | ns    |
| SPI_CSN active hold time                              | t <sub>4</sub>    | 16   | _    | _    | ns    |
| SPI_CSN disable high time                             | t <sub>5</sub>    | 16   | _    | _    | ns    |
| SPI_SCLK falling edge to SPIQ (SDO) data output valid | t <sub>6</sub>    | 4    | _    | 15   | ns    |
| SPI_CSN inactive to SPIQ (SDO) data output invalid    | t <sub>7</sub>    | 2    | _    | _    | ns    |

# 6.5 Auto-Negotiation Timing

FIGURE 6-13: AUTO-NEGOTIATION TIMING



TABLE 6-6: AUTO-NEGOTIATION TIMING PARAMETERS

| Parameter         | Description                           | Min. | Тур. | Max. | Units |
|-------------------|---------------------------------------|------|------|------|-------|
| t <sub>BTB</sub>  | FLP burst to FLP burst                | 8    | 16   | 24   | ms    |
| t <sub>FLPW</sub> | FLP burst width                       | _    | 2    | _    | ms    |
| t <sub>PW</sub>   | Clock/Data pulse width                | _    | 100  | _    | ns    |
| t <sub>CTD</sub>  | Clock pulse to data pulse             | 55.5 | 64   | 69.5 | μs    |
| t <sub>CTC</sub>  | Clock pulse to clock pulse            | 111  | 128  | 139  | μs    |
| _                 | Number of Clock/Data pulses per burst | 17   | _    | 33   | _     |

# 6.6 MDC/MDIO Timing

FIGURE 6-14: MDC/MDIO TIMING



TABLE 6-7: MDC/MDIO TIMING PARAMETERS

| Parameter        | Description                                     | Min. | Тур. | Max. | Units |
|------------------|-------------------------------------------------|------|------|------|-------|
| t <sub>P</sub>   | MDC period                                      | _    | 400  | _    | ns    |
| t <sub>MD1</sub> | MDIO (PHY input) setup to rising edge of MDC    | 10   | _    | _    | ns    |
| t <sub>MD2</sub> | MDIO (PHY input) hold from rising edge of MDC   | 4    | _    | _    | ns    |
| t <sub>MD3</sub> | MDIO (PHY output) delay from rising edge of MDC | _    | 222  | _    | ns    |

# 6.7 Reset Timing

The KSZ8873MLLJ reset timing requirement is summarized in Figure 6-15 and Table 6-8.

FIGURE 6-15: RESET TIMING



TABLE 6-8: RESET TIMING PARAMETERS

| Parameter       | Description                          |     | Max. | Units |
|-----------------|--------------------------------------|-----|------|-------|
| t <sub>SR</sub> | Stable supply voltages to reset High | 10  | _    | ms    |
| t <sub>CS</sub> | Configuration setup time             | 50  | _    | ns    |
| t <sub>CH</sub> | Configuration hold time              | 50  | _    | ns    |
| t <sub>RC</sub> | Reset to strap-in pin output         |     | _    | μs    |
| t <sub>VR</sub> | 3.3V rise time                       | 100 | _    | μs    |

After the de-assertion of reset, it is recommended to wait a minimum of 100 us before starting programming on the managed interface (I<sup>2</sup>C slave, SPI slave, SMI, MIIM).

### 6.8 Reset Circuit

The reset circuit in Note 6-16 is the recommended for powering up the KSZ8873MLLJ if reset is triggered only by the power supply.

FIGURE 6-16: RECOMMENDED RESET CIRCUIT



Figure 6-17 is the recommended reset circuit for applications where reset is driven by another device (e.g., CPU or FPGA). At power-on-reset, R, C and D1 provide the necessary ramp rise time to reset the KSZ8873MLLJ device. The RST\_OUT\_N from CPU/FPGA provides the warm reset after power up.

FIGURE 6-17: RECOMMENDED RESET CIRCUIT FOR INTERFACING WITH A CPU/FPGA RESET OUTPUT



### 7.0 SELECTION OF ISOLATION TRANSFORMERS

A 1:1 isolation transformer is required at the line interface. An isolation transformer with integrated common-mode choke is recommended for exceeding FCC requirements.

Table 7-1 lists recommended transformer characteristics.

TABLE 7-1: TRANSFORMER SELECTION CRITERIA

| Parameter                       | Value                 | Test Conditions       |
|---------------------------------|-----------------------|-----------------------|
| Turns Ratio                     | 1 CT:1 CT             | _                     |
| Open-Circuit Inductance (max.)  | 350 μH                | 100 mV, 100 kHz, 8 mA |
| Leakage Inductance (max.)       | 0.4 μΗ                | 1 MHz (min.)          |
| Interwinding Capacitance (max.) | 12 pF                 | _                     |
| D.C. Resistance (max.)          | 0.9Ω                  | _                     |
| Insertion Loss (max.)           | 1.0 dB                | 0 MHz to 65 MHz       |
| HIPOT (max.)                    | 1500 V <sub>RMS</sub> | _                     |

TABLE 7-2: QUALIFIED SINGLE-PORT MAGNETIC

| Manufacturer       | Part Number  | Auto MDI-X |
|--------------------|--------------|------------|
| Bel Fuse           | S558-5999-U7 | Yes        |
| Bel Fuse (MagJack) | SI-46001     | Yes        |
| Bel Fuse (MagJack) | SI-50170     | Yes        |
| Delta              | LF8505       | Yes        |
| Lankom             | LF-H41S      | Yes        |
| Pulse              | H1102        | Yes        |
| Pulse (low cost)   | H1260        | Yes        |
| Datatronic         | NT79075      | Yes        |
| Transpower         | HB726        | Yes        |
| YCL                | LF-H41S      | Yes        |
| TDK (Mag Jack)     | TLA-6T718    | Yes        |

# 7.1 Selection of Reference Crystal

### TABLE 7-3: TYPICAL REFERENCE CRYSTAL CHARACTERISTICS

| Characteristics           | Value        |
|---------------------------|--------------|
| Frequency                 | 25.00000 MHz |
| Frequency tolerance (max) | ±50 ppm      |
| Load capacitance (max)    | 20 pF        |
| Series resistance         | 40Ω          |

### 8.0 PACKAGE OUTLINE

# FIGURE 8-1: 64-LEAD LQFP 10 MM X 10 MM PACKAGE OUTLINE & RECOMMENDED LAND PATTERN



## APPENDIX A: DATA SHEET REVISION HISTORY

## TABLE A-1: REVISION HISTORY

| Revision               | Section/Figure/Entry | Correction                                                                                                                                                                                                                                                                                          |
|------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DS00003389A (05-04-20) | _                    | Converted Micrel data sheet KSZ8873MLLJ to Microchip DS00003389A. Minor text changes throughout. Added Section 2.14, Rate Limiting Support in the Section 2.0, Functional Description. Deleted RMII Timing section from Section 4.0, Operational Characteristics as the part does not support RMII. |

# KSZ8873MLLJ

### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's
  guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- · Field Application Engineer (FAE)
- · Technical Support

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

Example: PART NO. **Device Interface Package** Supply Temperature Media a) KSZ8873-MLLJ: Integrated 3-Port 10/100 Voltage Type Managed Switch with PHYs, 64 Lead LQFP, Generic Host Bus Interface, Single 3.3V Supply, –40°C to +125°C, 160/Tray KSZ8873 Device: Interface: M = MLL Interface Package: L = 64-Lead LQFP Supply Voltage: L = Single 3.3V Supply  $J = -40^{\circ}C$  to +125°C Temperature: Media Type: <black> = 160/Tray Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel

# KSZ8873MLLJ

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAuthemotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2020, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-6057-2

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston**Westborough, MA
Tel: 774-760-0087
Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270 Canada - Toronto

Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

**China - Xian** Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

**Korea - Daegu** Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820